Data Sheet, Rev. 2.0, April 2005

# TLE 6285 LIN-Transceiver with Voltage Regulator

**Automotive Power** 



Never stop thinking.

Edition 2005-04-18 Published by Infineon Technologies AG, St.-Martin-Strasse 53, 81669 München, Germany © Infineon Technologies AG 2005. All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



### LIN-Transceiver with Voltage Regulator

#### **TLE 6285**

#### Features

- Single-wire transceiver, suitable for LIN protocol
- Transmission rate up to 20 kBaud
- Compatible to LIN specification 1.3, 2.0
- Compatible to ISO 9141 functions
- Low current consumption in sleep mode
- Control output for voltage regulator
- LIN bus, short circuit proof to ground and battery
- Integrated 5V ±2%, low drop voltage regulator
- 150 mA output current capability
- Adjustable reset threshold
- Overtemperature protection
- Wide temperature range
- Suitable for use in automotive electronics

#### Description

The TLE 6285 is a single-wire transceiver with a LDO. It is a chip by chip integrated circuit in a P-DSO-16-11 package. It works as an interface between the protocol controller and the physical bus. The TLE 6285 is especially suitable to drive the bus line in LIN systems in automotive and industrial applications. Further it can be used in standard ISO9141 systems.

In order to reduce the current consumption the TLE 6285 offers a sleep operation mode. In this mode a voltage regulator can be controlled in order to minimize the current consumption of the whole application. The on-chip voltage regulator (VR) is designed for this application but it is also possible to use an external voltage regulator. A wake-up caused by a message on the bus enables the voltage regulator and sets the RxD output low until the device is switched to normal operation mode. To achieve proper operation of the  $\mu$ C, the device supplies a reset signal. The reset delay time is selected application specific by an external capacitor. The reset threshold is adjustable.

The TLE 6285 is designed to withstand the severe conditions of automotive applications.

| Туре       | Ordering Code | Package     |
|------------|---------------|-------------|
| TLE 6285 G | Q67065-A7059  | P-DSO-16-11 |







Figure 1 Pin Configuration (top view)



| Table 1        | Pin De           | efinitions and Functions                                                                                                                                  |
|----------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No.        | Symbol           | Function                                                                                                                                                  |
| 1, 8, 9,<br>16 | GND              | Ground; place to cooling tabs to improve thermal behavior                                                                                                 |
| 2              | INHI             | Inhibit Voltage Regulator Input; TTL compatible, HIGH active (HIGH switches the VR on); connect to $V_{\rm BAT}$ if not needed                            |
| 3              | RO               | <b>Reset Output;</b> open collector output connected to the output via a resistor of 20 k $\Omega$                                                        |
| 4              | V <sub>CCO</sub> | <b>5-V Output;</b> connected to GND with 22 $\mu$ F capacitor, ESR < 5 $\Omega$                                                                           |
| 5              | INHO             | Inhibit LIN Output; to control a voltage regulator                                                                                                        |
| 6              | RxD              | Receive Data Output; Integrated pull-up, LOW in dominate state                                                                                            |
| 7              | ENLIN            | <b>Enable LIN Input;</b> integrated 30 k $\Omega$ pull-down, transceiver in normal operation mode when HIGH                                               |
| 10             | V <sub>CCI</sub> | <b>5-V Supply Input;</b> $V_{CC}$ input to supply the LIN transceiver                                                                                     |
| 11             | TxD              | Transmit Data Input; internal pull-up, LOW in dominant state                                                                                              |
| 12             | BUS              | <b>LIN BUS Output/Input;</b> internal 30 k $\Omega$ pull-up to $V_{\rm S}$ , LOW in dominant state                                                        |
| 13             | V <sub>BAT</sub> | Battery Supply Input; a reverse current protection diode is required, block GND with 100 nF ceramic capacitor and 22 $\mu$ F capacitor                    |
| 14             | RTh              | <b>Reset Threshold;</b> internal defined typical 4.6 V, adjustable down to 3.5 V according to the voltage level on this pin; connect to GND if not needed |
| 15             | RD               | Reset Delay; connected to ground via external delay capacitor                                                                                             |

#### .**.**: ..... ... . . –



#### **Functional Block Diagram**



Figure 2 Block Diagram





Figure 3 Operation Mode State Diagram

#### **Operation Modes**

In order to reduce the current consumption the TLE 6285 offers a sleep operation mode. This mode is selected by switching the enable input ENLIN low (see Figure 3, **Operation Mode State Diagram**). In the sleep mode a voltage regulator can be controlled via the INHO output in order to minimize the current consumption of the whole application. A wake-up caused by a message on the communication bus automatically enables the voltage regulator by switching the INHO output high. In parallel the wake-up is indicated by setting the RxD output low. When entering the normal mode this wake-up flag is reset and the RxD output is released to transmit the bus data.



In case the voltage regulator control input is not connected to INH output or the microcontroller is active respectively, the TLE 6285 can be set in normal operation mode without a wake-up via the communication bus.

#### LIN Transceiver

The LIN Transceiver has already a pull-up resistor of 30 k $\Omega$  as termination implemented. There is also a diode in this path, to protect the circuit from feedback of voltages from the bus line to the power supply. To configure the TLE 6285 as a master node, an additional external termination resistor of 1 k $\Omega$  is required. To avoid reverse currents from the bus line into the battery supply line in case of an unpowered node, it is also recommended to place a diode in series to the external pull-up. For small systems (low bus capacitance) the EMC performance of the system is supported by an additional capacitor of at least 1 nF in the master node (see Figure 5, Application Example).

An capacitor of 10  $\mu$ F at the supply voltage input  $V_{\rm S}$  buffers the input voltage. In combination with the required reverse polarity diode this prevents the device from detecting power down conditions in case of negative transients on the supply line.

#### Input Capacitor

The input capacitor  $C_1$  is necessary for compensation of line influences. Using a resistor of approx. 1  $\Omega$  in series with  $C_1$ , the oscillating circuit consisting of input inductivity and input capacitance can be damped. The output capacitor is necessary for the stability of the regulating circuit. Stability is guaranteed at values  $\geq 22 \ \mu$ F and an ESR of  $\leq 5 \Omega$  within the operating temperature range. For small tolerances of the reset delay the spread of the capacitance of the delay capacitor and its temperature coefficient should be noted.

#### Voltage Regulator

The TLE 6285 incorporates a PNP based very low drop linear voltage regular. It regulates the output voltage to  $V_{CC} = 5$  V for an input voltage range of 6 V  $\leq V_{I} \leq 35$ V. The control circuit protects the device against potential caused by damages overcurrent and overtemperature.

The internal control circuit achieves a 5 V output voltage with a tolerance of  $\pm 2\%$  in the temperature range of  $T_i$  = -40 to 125 °C.

The device includes a power on reset and an under voltage reset function with adjustable reset delay time and adjustable reset switching threshold as well as a sense control/early warning function. The device includes an inhibit function to disable it when the ECU is not used for example while the motor is off.

The reset logic compares the output voltage  $V_{CC}$  to an internal threshold. If the output voltage drops below this level, the external reset delay capacitor  $C_D$  is discharged. When  $V_D$  is lower than  $V_{LD}$ , the reset output RO is switched Low. If the output voltage drop is



very short, the  $V_{LD}$  level is not reached and no reset-signal is asserted. This feature avoids resets at short negative spikes at the output voltage e.g. caused by load changes.

As soon as the output voltage is more positive than the reset threshold, the delay capacitor is charged with constant current. When the voltage reaches  $V_{\rm UD}$  the reset output RO is set High again.

The reset threshold is either the internal defined  $V_{\text{RT}}$  voltage (typical 4.6 V) or can be lowered by a voltage level at the RTh input down to 3.5 V. The reset delay time and the reset reaction time are defined by the external capacitor  $C_{\text{D}}$ . The reset function is active down to  $V_{\text{I}} = 1$  V.

The device is capable to supply 150 mA. For protection at high input voltage above 25 V, the output current is reduced (SOA protection).

#### Reset

The power on reset feature is necessary for a defined start of the microprocessor when switching on the application. For the reset delay time after the output voltage of the regulator is above the reset threshold, the reset signal is set High again. The reset delay time is defined by the reset delay capacitor  $C_{\rm RD}$  at pin RD (refer to Figure 4 and Figure 5).

The undervoltage reset circuitry supervises the output voltage. In case  $V_Q$  decreases below the reset threshold the reset output is set LOW after the reset reaction time. The reset LOW signal is generated down to an output voltage  $V_Q$  to 1 V. Both the reset reaction time and the reset delay time is defined by the capacitor value.

The power on reset delay time is defined by the charging time of an external delay capacitor  $C_{\rm D}$ .

$$C_{\rm D} = (t_{\rm d} \times I_{\rm D}) / \Delta V$$

(1)

Definitions:

- C<sub>D</sub> = reset delay capacitor
- $t_{d}$  = reset delay time
- $\Delta V = V_{UD}$ , typical 1.8 V for power up reset
- $\Delta V = V_{UD} V_{LD}$ , typical 1.35 V for undervoltage reset
- $I_{\rm D}$  = charge current typical 6.5  $\mu$ A

For a delay capacitor  $C_{\rm D}$  = 100 nF the typical power on reset delay time is 28 ms.

The reset reaction time  $t_{RR}$  is the time it takes the voltage regulator to set reset output LOW after the output voltage has dropped below the reset threshold. It is typically 1 µs for delay capacitor of 100 nF. For other values for  $C_D$  the reaction time can be estimated using the following equation:

$$t_{\rm BR} = 10 \text{ ns} / \text{nF} \times C_{\rm D}$$

(2)



The reset output is an open collector output with a pull-up resistor of typical 20 k $\Omega$  to Q. An external pull-up can be added with a resistor value of at least 5.6 k $\Omega$ .

In addition the reset switching threshold can be adjusted by an external voltage divider. The feature is useful for microprocessors which guarantee safe operation down to voltages below the internally set reset threshold of 4.65 V typical.

If the internal used reset threshold of typical 4.65 V is used, the pin RTh has to be connected to GND.

If a lower reset threshold is required by the system, a voltage divider defines the reset threshold  $V_{\text{Rth}}$  between 3.5 V and 4.60 V:

 $V_{\text{Rth}} = V_{\text{RADJ TH}} \times (R_1 + R_2) / R_2$ 

(3)

 $V_{\mathsf{RADJ\,TH}}$  is typical 1.36 V.



#### Table 2Absolute Maximum Ratings

| Parameter                                            | Symbol            | Limit     | Values                   | Unit | Remarks                                       |
|------------------------------------------------------|-------------------|-----------|--------------------------|------|-----------------------------------------------|
|                                                      |                   | Min. Max. |                          |      |                                               |
| Voltages                                             | I                 |           |                          |      |                                               |
| Supply voltage                                       | V <sub>CC</sub>   | -0.3      | 6                        | V    | -                                             |
| Battery supply voltage                               | Vs                | -0.3      | 40                       | V    | -                                             |
| Bus input voltage                                    | $V_{\rm bus}$     | -20       | 32                       | V    | -                                             |
| Bus input voltage                                    | $V_{\rm bus}$     | -20       | 40                       | V    | <i>t</i> < 1 s                                |
| Logic voltages at EN, TxD,<br>RxD                    | VI                | -0.3      | V <sub>CC</sub><br>+ 0.3 | V    | 0 V < V <sub>CC</sub> < 5.5 V                 |
| Input voltages at INHO                               | V <sub>INHO</sub> | -0.3      | V <sub>S</sub><br>+ 0.3  | V    | -                                             |
| Output current at INHO                               | I <sub>INHO</sub> | _         | 20                       | mA   | -                                             |
| Reset output voltage                                 | V <sub>R</sub>    | -0.3      | 7                        | V    | -                                             |
| Reset delay voltage                                  | VD                | -0.3      | 7                        | V    | -                                             |
| Output voltage on V <sub>CCO</sub>                   | VQ                | -0.3      | 7                        | V    | -                                             |
| INHI input voltage                                   | V <sub>INH</sub>  | -40       | 40                       | V    | -                                             |
| Reset Threshold voltage                              | $V_{Th}$          | -0.3      | 7                        | V    | -                                             |
| Reset Threshold current                              | I <sub>Th</sub>   | -10       | 10                       | mA   | -                                             |
| Electrostatic discharge voltage at $V_{\rm S}$ , Bus | V <sub>ESD</sub>  | -4        | 4                        | kV   | human body model (100 pF via 1.5 k $\Omega$ ) |
| Electrostatic discharge voltage                      | V <sub>ESD</sub>  | -2        | 2                        | kV   | human body model (100 pF via 1.5 k $\Omega$ ) |
| Temperatures                                         |                   |           |                          |      |                                               |
| Junction temperature                                 | T <sub>j</sub>    | -40       | 150                      | °C   | -                                             |

Note: Maximum ratings are absolute ratings; exceeding any one of these values may cause irreversible damage to the integrated circuit.



### Table 3Operating Range

| Parameter                  | Symbol             | Symbol Limit Values |      | Unit | Remarks                               |
|----------------------------|--------------------|---------------------|------|------|---------------------------------------|
|                            |                    | Min.                | Max. |      |                                       |
| Supply voltage             | V <sub>CC</sub>    | 4.5                 | 5.5  | V    | -                                     |
| Battery Supply Voltage     | Vs                 | 6                   | 35   | V    | -                                     |
| Junction temperature       | T <sub>i</sub>     | -40                 | 150  | °C   | -                                     |
| Thermal Shutdown (junction | on temperat        | ure)                |      |      |                                       |
| Thermal shutdown temp.     | $T_{\rm jSD}$      | 150                 | 170  | 190  | ٥C                                    |
| Thermal shutdown hyst.     | $\Delta T$         | _                   | 10   | _    | К                                     |
| Thermal Resistances        |                    |                     |      |      |                                       |
| Junction ambient           | R <sub>thj-a</sub> | _                   | 80   | K/W  | PCB heat sink area 300mm <sup>2</sup> |



#### Table 4 Electrical Characteristics

| Parameter                                                         | Sym-                | Lir                   | nit Val | ues                                            | Unit | Remarks                                                            |
|-------------------------------------------------------------------|---------------------|-----------------------|---------|------------------------------------------------|------|--------------------------------------------------------------------|
|                                                                   | bol                 | Min.                  | Тур.    | Max.                                           |      |                                                                    |
| Current Consumption                                               | 1                   |                       | 1       |                                                |      |                                                                    |
| Current consumption at $V_{\text{Bat}}$ (LIN + Voltage Regulator) | I <sub>Bat</sub>    | -                     | 1.1     | 3                                              | mA   | recessive state;<br>INHI = INHO = HIGH;<br>$V_{TxD} = V_{CC}$      |
|                                                                   | I <sub>Bat</sub>    | -                     | 1.9     | 4                                              | mA   | dominant state;<br>INHI = INHO = HIGH;<br>$V_{TxD} = V_{CC}$       |
| Current consumption at $V_{\rm CCI}$ (LIN only)                   | I <sub>CCI</sub>    | _                     | 0.4     | 0.7                                            | mA   | recessive state;<br>LDO sleep;<br>$V_{\text{TxD}} = V_{\text{CC}}$ |
|                                                                   | I <sub>CCI</sub>    | -                     | 0.4     | 0.8                                            | mA   | dominant state;<br>LDO sleep;<br>V <sub>TxD</sub> = 0 V            |
| Current consumption<br>sleep mode<br>(LIN + Voltage Regulator)    | I <sub>Bat</sub>    | -                     | 20      | 40                                             | μA   | sleep mode;<br>INHI = INHO = LOW;                                  |
| (LIN only)                                                        | I <sub>CCI</sub>    | -                     | 3       | 10                                             | μA   | sleep mode;<br>INHI = INHO = LOW                                   |
| Current consumption                                               | I <sub>Bat</sub>    | -                     | 170     | 500                                            | μA   | $I_{\rm CCO}$ = 10 mA;                                             |
| LDO (Voltage Regulator,<br>LIN in sleep mode)                     | I <sub>Bat</sub>    | -                     | 0.7     | 2                                              | mA   | <i>I</i> <sub>CCO</sub> = 50 mA;                                   |
| Enable Input (pin ENLIN)                                          | )                   |                       |         |                                                |      |                                                                    |
| HIGH level input voltage threshold                                | $V_{\rm EN,on}$     | -                     | 2.8     | $egin{array}{c c} 0.7	imes V_{CC} \end{array}$ | V    | normal mode                                                        |
| LOW level input voltage threshold                                 | $V_{\rm EN,off}$    | $0.3 	imes V_{ m CC}$ | 2.2     | _                                              | V    | low power mode                                                     |
| EN input hysteresis                                               | $V_{\rm EN,hys}$    | 300                   | 600     | 900                                            | mV   | -                                                                  |
| EN pull-down resistance                                           | R <sub>EN</sub>     | 15                    | 30      | 60                                             | kΩ   | -                                                                  |
| Inhibit Output (pin INHO)                                         | )                   |                       |         |                                                |      |                                                                    |
| Inhibit R <sub>on</sub> resistance                                | R <sub>onINHO</sub> |                       | 65      | 120                                            | Ω    | I <sub>INH</sub> = - 15 mA                                         |



| Parameter                               | Sym-                 | Li   | mit Val | Unit | Remarks |                                                                                        |
|-----------------------------------------|----------------------|------|---------|------|---------|----------------------------------------------------------------------------------------|
|                                         | bol                  | Min. | Тур.    | Max. |         |                                                                                        |
| Leakage current                         | I <sub>INHO,Ik</sub> | -5.0 | -       | 5.0  | μA      | sleep mode;<br>$V_{\rm INHO}$ = 0 V                                                    |
| $V_{\rm Q}$ Output (pin $V_{\rm CCO}$ ) |                      |      |         |      |         |                                                                                        |
| Output voltage                          | V <sub>Q</sub>       | 4.90 | 5.00    | 5.10 | V       | 1 mA $\leq I_Q \leq$ 100 mA;<br>6 V $\leq V_I \leq$ 16 V                               |
| Output voltage                          | V <sub>Q</sub>       | 4.85 | 5.00    | 5.15 | V       | $I_{\rm Q} \le 150 \text{ mA};$<br>6 V $\le V_{\rm I} \le 16 \text{ V}$                |
| Current limit                           | I <sub>Q</sub>       | 250  | 400     | 500  | mA      | -                                                                                      |
| Drop voltage                            | $V_{dr}$             | -    | 0.22    | 0.5  | V       | $I_{\rm Q} = 100  {\rm mA}^{1)}$                                                       |
| Load regulation                         | $\Delta V_{Q}$       | -    | 5       | 30   | mV      | $I_{\rm Q}$ = 1 mA to 100 mA                                                           |
| Line regulation                         | $\Delta V_{Q}$       | -    | 10      | 25   | mV      | $V_{\rm I}$ = 6 V to 28 V;<br>$I_{\rm Q}$ = 1 mA                                       |
| Power Supply Ripple rejection           | PSRR                 | -    | 66      | -    | dB      | $f_{r}^{2)} = 100 \text{ Hz};$<br>$V_{r} = 1 \text{ Vpp};$<br>$I_{Q} = 100 \text{ mA}$ |



| Parameter                        | Sym-                 | Liı  | nit Val | ues  | Unit | Remarks                                                        |
|----------------------------------|----------------------|------|---------|------|------|----------------------------------------------------------------|
|                                  | bol                  | Min. | Тур.    | Max. |      |                                                                |
| Reset Generator (pins R          | 0, RD)               |      | 1       | 1    | 1    |                                                                |
| Switching threshold              | V <sub>rt</sub>      | 4.50 | 4.60    | 4.80 | V    | _                                                              |
| Reset pull-up                    | R <sub>RO</sub>      | 10   | 20      | 40   | kΩ   | _                                                              |
| Reset low voltage                | V <sub>R</sub>       | _    | 0.17    | 0.40 | V    | $^{3)}V_{Q}$ < 4.5 V;<br>internal $R_{RO}$ ;<br>$I_{R}$ = 1 mA |
| External reset pull-up           | R <sub>RO ext</sub>  | 5.6  | -       | -    | kΩ   | Pull-up resistor pin<br>RO to pin V <sub>CCO</sub>             |
| Delay switching threshold        | V <sub>DT</sub>      | 1.5  | 1.85    | 2.2  | V    | -                                                              |
| Switching threshold              | V <sub>ST</sub>      | 0.35 | 0.50    | 0.60 | V    | -                                                              |
| Reset delay low voltage          | V <sub>D</sub>       | _    | -       | 0.1  | V    | $V_{\rm Q} < V_{\rm RT}$                                       |
| Charge current                   | I <sub>ch</sub>      | 4.0  | 8.0     | 12.0 | μA   | $V_{\rm D} = 1 \text{ V}$                                      |
| Reset delay time                 | t <sub>d</sub>       | 17   | 28      | 35   | ms   | C <sub>D</sub> = 100 nF                                        |
| Reset reaction time              | t <sub>RR</sub>      | 0.5  | 1.2     | 3.0  | μs   | C <sub>D</sub> = 100 nF                                        |
| Reset adjust switching threshold | V <sub>RADJ TH</sub> | 1.26 | 1.36    | 1.44 | V    | V <sub>Q</sub> > 3.5 V                                         |
| Inhibit Input (pin INHI)         |                      |      |         |      |      |                                                                |
| Inhibit OFF voltage range        | $V_{\rm INHIOFF}$    | _    | _       | 0.8  | V    | V <sub>Q</sub> off                                             |
| Inhibit ON voltage range         | $V_{\rm INHI \ ON}$  | 3.5  | -       | _    | V    | $V_{Q}$ on                                                     |
| High input current               | I <sub>INHI ON</sub> | _    | 3       | 8    | μA   | $V_{\rm INHI} = 5 \ {\rm V}$                                   |
| Low input current                | $I_{\rm INHIOFF}$    | _    | 0.5     | 2    | μA   | $V_{\rm INHI} = 0 \ {\rm V}$                                   |
| Receiver Output RxD              |                      |      |         |      |      |                                                                |
| HIGH level output current        | $I_{\rm RD,H}$       | -1.2 | -0.8    | -0.5 | mA   | $V_{\rm RD}$ = 0.8 × $V_{\rm CC}$                              |
| LOW level output current         | I <sub>RD,L</sub>    | 0.5  | 0.8     | 1.2  | mA   | $V_{\rm RD}$ = 0.2 × $V_{\rm CC}$                              |



| Parameter                                              | Sym-                 | Limit Values             |                         |                          | Unit | Remarks                                                                                 |
|--------------------------------------------------------|----------------------|--------------------------|-------------------------|--------------------------|------|-----------------------------------------------------------------------------------------|
|                                                        | bol                  | Min.                     | Тур.                    | Max.                     |      |                                                                                         |
| Transmission Input TxD                                 |                      |                          |                         |                          |      |                                                                                         |
| HIGH level input voltage threshold                     | $V_{TD,H}$           | _                        | 2.9                     | $0.7 \times V_{\rm CC}$  | V    | recessive state                                                                         |
| TxD input hysteresis                                   | $V_{\rm TD,hys}$     | 300                      | 700                     | 900                      | mV   | -                                                                                       |
| LOW level input voltage threshold                      | $V_{TD,L}$           | $0.3 	imes V_{ m CC}$    | 2.1                     | -                        | V    | dominant state                                                                          |
| TxD pull-up current                                    | I <sub>TD</sub>      | -150                     | -110                    | -70                      | μA   | $V_{\rm TxD}$ < 0.3 $V_{\rm CC}$                                                        |
| Bus Receiver                                           |                      |                          |                         |                          |      |                                                                                         |
| Receiver threshold voltage, recessive to dominant edge | $V_{ m bus,rd}$      | $0.44 \times V_{\rm S}$  | $0.48 \times V_{\rm S}$ | -                        | V    | -8 V < $V_{\rm bus}$ < $V_{\rm bus,dom}$                                                |
| Receiver threshold voltage, dominant to recessive edge | $V_{\sf bus, dr}$    | _                        | $0.52 \times V_{\rm S}$ | $0.60 \times V_{\rm S}$  | V    | $V_{\rm bus,rec} < V_{\rm bus} < 20 \ { m V}$                                           |
| Receiver hysteresis                                    | $V_{ m bus,hys}$     | $0.02 \times V_{\rm S}$  | $0.04 \times V_{\rm S}$ | $0.1 \times V_{ m S}$    | mV   | $V_{ m bus,hys} = V_{ m bus,rec}$ - $V_{ m bus,dom}$                                    |
| Receiver threshold center voltage                      | $V_{ m bus,cnt}$     | $0.475 \times V_{\rm S}$ | $0.5 \times V_{ m S}$   | $0.525 \times V_{\rm S}$ |      | LIN2.0 table 3.1                                                                        |
| Input leakage current                                  | I <sub>bus,lek</sub> | -1                       |                         |                          | mA   | $V_{\rm bus} = 0$ V, $V_{\rm bat} = 12$ V<br>pull-up resistor as<br>specified in LIN2.0 |
| Wake-up threshold voltage                              | $V_{ m wake}$        | $0.40 \times V_{\rm S}$  | $0.55 \times V_{\rm S}$ | $0.60 \times V_{\rm S}$  | V    | -                                                                                       |
| Bus Transmitter                                        |                      |                          |                         |                          |      |                                                                                         |
| Bus recessive output voltage                           | $V_{\rm bus,rec}$    | $0.9 \times V_{ m S}$    | _                       | V <sub>S</sub>           | V    | $V_{TxD} = V_{CC}$                                                                      |
| Bus dominant output<br>voltage                         | $V_{\rm bus,dom}$    | 0                        | -                       | 2                        | V    | $V_{TxD} = 0 V$<br>7.3V <v<sub>S&lt;27V</v<sub>                                         |
|                                                        |                      | 0                        | -                       | 1.2                      | V    | $V_{TxD} = 0 V$<br>6V <v<sub>S&lt;7.3V</v<sub>                                          |
| Bus short circuit current                              | I <sub>bus,sc</sub>  | 40                       | 85                      | 150                      | mA   | $V_{\rm bus, short}$ = 13.5 V                                                           |



| Parameter              | Sym-             | Li   | mit Val | ues  | Unit | Remarks                                                                                      |
|------------------------|------------------|------|---------|------|------|----------------------------------------------------------------------------------------------|
|                        | bol              | Min. | Тур.    | Max. |      |                                                                                              |
| Leakage current        | $I_{\rm bus,lk}$ | -1   | -       | -    | mA   | $V_{\rm CC} = 0 \text{ V}, V_{\rm S} = 0 \text{ V}, V_{\rm bus} = -8 \text{ V},$             |
|                        |                  | -    | 10      | 20   | μA   | $V_{\rm CC} = 0 \text{ V},$<br>$V_{\rm S} = 13.5 \text{V},$<br>$V_{\rm bus} = 20 \text{ V},$ |
| Bus pull-up resistance | R <sub>bus</sub> | 20   | 30      | 47   | kΩ   | -                                                                                            |



| Parameter                                         | Sym-                  | Lii   | mit Val | ues   | Unit | Remarks                                                                                                                                                                                                                                                                                                                                              |
|---------------------------------------------------|-----------------------|-------|---------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                   | bol                   | Min.  | Тур.    | Max.  |      |                                                                                                                                                                                                                                                                                                                                                      |
| Dynamic Transceiver Ch                            | aracteris             | stics | 1       |       | 1    |                                                                                                                                                                                                                                                                                                                                                      |
| Falling edge slew rate                            | S <sub>bus(L)</sub>   | -3    | -2.0    | -1    | V/µs |                                                                                                                                                                                                                                                                                                                                                      |
| Rising edge slew rate                             | $S_{\rm bus(H)}$      | 1     | 1.5     | 3     | V/µs | $\begin{array}{l} 40\% < V_{\rm bus} < 60\% \\ 1 \ \mu {\rm s} < (\tau = R_{\rm BUS} \times C_{\rm BUS}) < 5 \mu {\rm s}^{4)} \\ V_{\rm CC} = 5 \ {\rm V}; \\ V_{\rm S} = 13.5 \ {\rm V} \end{array}$                                                                                                                                                |
| Slope symmetry                                    | t <sub>slopesym</sub> | -5    | _       | 5     | μs   | t <sub>fslope</sub> - t <sub>rslope</sub>                                                                                                                                                                                                                                                                                                            |
| Propagation delay<br>TxD LOW to bus               | t <sub>d(L),T</sub>   | -     | 1       | 4     | μs   | $V_{\rm CC}$ = 5 V                                                                                                                                                                                                                                                                                                                                   |
| Propagation delay<br>TxD HIGH to bus              | t <sub>d(H),T</sub>   | -     | 1       | 4     | μs   | $V_{\rm CC} = 5 \ { m V}$                                                                                                                                                                                                                                                                                                                            |
| Propagation delay<br>bus dominant to RxD<br>LOW   | t <sub>d(L),R</sub>   | -     | 1       | 6     | μs   | $V_{\rm CC}$ = 5 V;<br>$C_{\rm RxD}$ = 20 pF                                                                                                                                                                                                                                                                                                         |
| Propagation delay<br>bus recessive to RxD<br>HIGH | t <sub>d(H),R</sub>   | -     | 1       | 6     | μs   | $V_{\rm CC}$ = 5 V;<br>$C_{\rm RxD}$ = 20 pF                                                                                                                                                                                                                                                                                                         |
| Receiver delay symmetry                           | t <sub>sym,R</sub>    | -2    | _       | 2     | μs   | $t_{\text{sym},\text{R}} = t_{\text{d}(\text{L}),\text{R}} - t_{\text{d}(\text{H}),\text{R}}$                                                                                                                                                                                                                                                        |
| Transmitter delay symmetry                        | t <sub>sym,T</sub>    | -2    | -       | 2     | μs   | $t_{\text{sym},\text{T}} = t_{\text{d}(\text{L}),\text{T}} - t_{\text{d}(\text{H}),\text{T}}$                                                                                                                                                                                                                                                        |
| Duty cycle D1                                     | t <sub>duty1</sub>    | 0.396 | -       | -     | μs   | $\begin{array}{l} \mbox{duty cycle 1}^{4)} \\ \mbox{TH}_{\rm Rec}(\mbox{max}) = 0.744 \times V_{\rm S}; \\ \mbox{TH}_{\rm Dom}(\mbox{max}) = 0.581 \times V_{\rm S}; \\ \mbox{V}_{\rm S} = 7.0 \dots 18 \ {\rm V}; \\ \mbox{t}_{\rm bit} = 50 \ {\rm \mu S}; \\ \mbox{D1} = \mbox{t}_{\rm bus\_rec(\mbox{min})}/2 \ \mbox{t}_{\rm bit}; \end{array}$ |
| Duty cycle D2                                     | t <sub>duty2</sub>    | -     | -       | 0.581 | μs   | duty cycle $2^{4}$ )<br>TH <sub>Rec</sub> (max) = 0.422× $V_{\rm S}$ ;<br>TH <sub>Dom</sub> (max) = 0.264 × $V_{\rm S}$<br>$V_{\rm S}$ = 7.6 18 V;<br>$t_{\rm bit}$ = 50 µs;<br>D2 = $t_{\rm bus\_rec(max)}/2 t_{\rm bit}$ ;                                                                                                                         |
| Wake-up delay time                                | t <sub>wake</sub>     | 30    | 100     | 150   | μs   | <i>T</i> <sub>j</sub> ≤ 125 °C                                                                                                                                                                                                                                                                                                                       |
|                                                   |                       | _     | -       | 170   | μs   | $T_{\rm i} \le 150 \ ^{\circ}{\rm C}^{2}$                                                                                                                                                                                                                                                                                                            |



 $V_{\rm CC}$  = 5V;  $V_{\rm S}$  = 13.5V;  $R_{\rm L}$  = 500  $\Omega$ ;  $V_{\rm EN} > V_{\rm EN,ON}$ ; -40 °C <  $T_{\rm j}$  < 125 °C; all voltages with respect to ground; positive current flowing into pin; unless otherwise specified.

| Parameter                                                     | Sym-                | Lii  | mit Val | ues  | Unit | Remarks |
|---------------------------------------------------------------|---------------------|------|---------|------|------|---------|
|                                                               | bol                 | Min. | Тур.    | Max. |      |         |
| Delay time for change<br>sleep/stand by mode -<br>normal mode | t <sub>snorm</sub>  | -    | -       | 50   | μs   | _       |
| Delay time for change<br>normal mode - sleep<br>mode          | t <sub>nsleep</sub> | -    | -       | 50   | μs   | _       |

1) Drop voltage =  $V_1 - V_Q$  (measured when the output voltage has dropped 100 mV from the nominal value obtained at 13.5 V input)

2) Not subject to production test, specified by design.

3) The reset output is low within the range  $V_{\rm Q}$  = 1 V to  $V_{\rm rt}$ 

4) Bus load conditions concerning LIN spec 2.0  $C_{\text{bus}}$ ,  $R_{\text{bus}}$  = 1 nF, 1 k $\Omega$  / 6.8 nF, 660  $\Omega$  / 10 nF, 500  $\Omega$ 



#### Diagrams



Figure 4 Time Response



### **Typical Performance Characteristics**

# Output Voltage $V_{\rm Q}$ (PIN $V_{\rm CCO}$ ) versus Input Voltage $V_{\rm I}$ (PIN $V_{\rm BAT}$ )



# Output Voltage $V_{\rm Q}$ (PIN $V_{\rm CCO}$ ) versus Temperature $T_{\rm j}$





Charge Current  $I_{ch}$  versus Temperature  $T_i$ 



## Switching Voltage $V_{\rm dt}$ and $V_{\rm st}$ versus Temperature $T_{\rm i}$



Drop Voltage  $V_{dr}$  versus Output Current  $I_Q$  (PIN  $V_{CCO}$ )



## Reset Adjust Switching Threshold $V_{\text{RADJTH}}$ versus Temperature $T_{i}$





## Sense Threshold $V_{si}$ versus Temperature $T_j$



#### Current Consumption $I_q$ versus Output Current $I_Q$







#### Current Consumption $I_q$ versus Output Current $I_Q$





### Application







#### **Package Outlines**



Figure 6 P-DSO-16-11 (Plastic Dual Small Outline)

You can find all of our packages, sorts of packing and others in our Infineon Internet Page "Products": http://www.infineon.com/products.

SMD = Surface Mounted Device

Dimensions in mm