

RL78/G10

**RENESAS MCU** 

R01DS0207EJ0100 Rev.1.00 Apr 15, 2013

True Low Power Platform (as low as 46 μA/MHz), 2.0 to 5.5V Operation, 1 to 4 Kbyte Flash for General Purpose Applications

### 1. OUTLINE

#### 1.1 Features

#### **Ultra-Low Power Technology**

- 2.0 to 5.5 V operation from a single supply
- Stop (RAM retained): 0.56 μA
- Operating: 46 µA /MHz

#### RL78-S1 Core

- Instruction execution: 78 % of instructions can be executed in 1 to 2 clock cycles
- CISC architecture (Harvard) with 3-stage pipeline
- Multiply: 8 x 8 to 16-bit result in 2 clock cycles
- 16-bit barrel shifter for shift & rotate in 2 clock cycle
- 1-wire on-chip debug function

#### **Main Flash Memory**

- . Density: 1 to 4 Kbyte
- Flash memory rewritable voltage: 4.5 to 5.5 V

#### **RAM**

- 128 to 512 Byte size options
- Supports operands or instructions
- · Back-up retention in all modes

### **High-speed On-chip Oscillator**

- 20 MHz with +/-2 % accuracy over voltage (2.0 to 5.5 V) and temperature (-20 to +85°C)
- Pre-configured settings: 20 MHz, 10 MHz, 5 MHz, 2.5 MHz, and 1.25 MHz

#### **Reset and Supply Management**

 Selectable power-on reset (SPOR) generator with 4 setting options

### **Multiple Communication Interfaces**

- 1 x I2C master
- 1 x I2C multi-master (only for 16-pin product)
- 1 x UART (7-, 8-bit)
- Up to 2 x CSI/SPI (7-, 8-bit)

#### **Extended-Function Timers**

- Multi-function 16-bit timers: Up to 4 channels
- Interval timer: 12-bit, 1 channel (only for 16-pin product)
- 15 kHz watchdog timer: 1 channel

### **Rich Analog**

- ADC: Up to 8 channels, 10-bit resolution, 3.4 µs conversion time
- Supports 2.4 V
- 1 x comparator (only for 16-pin product)

#### **Safety Features**

- · Detects execution of illegal instruction
- Detects watchdog timer program loop

#### General Purpose I/O

- High-current (up to 20 mA per pin)
- Open-drain, internal pull-up support

# **External Interrupt**

- External interrupt input: 4
- Key interrupt input: 6

#### **Operating Ambient Temperature**

• Standard: -40 to +85°C

#### **Package Type and Pin Count**

• SSOP: 10 and 16 pin

\* There is difference in specifications between every product.

Please refer to specification for details.

O ROM, RAM capacities

| Flash ROM | RAM   | 10 pins     | 16 pins            |
|-----------|-------|-------------|--------------------|
| 4 KB      | 512 B | -           | R5F10Y47ASP Note 2 |
| 2 KB      | 256 B | R5F10Y16ASP | R5F10Y46ASP Note 2 |
| 1 KB      | 128 B | R5F10Y14ASP | R5F10Y44ASP Note 2 |

Notes 1. 16-pin products only

2. Under development

**Remark** The functions mounted depend on the product. See **1.6 Outline of Functions**.

#### 1.2 List of Part Number

Figure 1-1. Classification of Part Number



| Pin count | Package                     | Part Number                    |
|-----------|-----------------------------|--------------------------------|
| 10 pins   | 10-pin plastic LSSOP        | R5F10Y16ASP#V0, R5F10Y16ASP#X0 |
|           | (4.4 × 3.6 mm, 0.65mmpitch) | R5F10Y14ASP#V0, R5F10Y14ASP#X0 |
| 16 pins   | 16-pin plastic SSOP         | R5F10Y47ASP Note               |
|           | (4.4 × 5.0 mm, 0.65mmpitch) | R5F10Y46ASP Note               |
|           |                             | R5F10Y44ASP Note               |

Note Under development

Caution The part number represents the number at the time of publication.

Be sure to review the latest part number through the target product page in the Renesas Electronics Corp.website.

# 1.3 Pin Configuration (Top View)

### 1.3.1 10-pin products

• 10-pin plastic LSSOP (4.4 × 3.6)



- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR).

### 1.3.2 16-pin products

• 16-pin plastic SSOP (4.4 × 5.0)



- Remarks 1. For pin identification, see 1.4 Pin Identification.
  - 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR).

#### 1.4 Pin Identification

ANI0 to ANI6 : Analog Input

INTP0 to INTP3 : External Interrupt Input

 KR0 to KR5
 : Key Return

 P00 to P07
 : Port 0

 P40, P41
 : Port 4

 P121, P122, P125
 : Port 12

 P137
 : Port 13

PCLBUZ0 : Programmable Clock Output/ Buzzer Output

EXCLK : External Clock Input
X1, X2 : Crystal Oscillator
IVCMP0 : Comparator Input
VCOUT0 : Comparator Output

IVREF0 : Comparator Reference Input

RESET : Reset

RxD0 : Receive Data

SCK00, SCK01 : Serial Clock Input/Output
SCL00, SCLA0 : Serial Clock Output
SDA00, SDAA0 : Serial Data Input/Output
SI00, SI01 : Serial Data Input

SO00, SO01 : Serial Data Output
TI00 to TI03 : Timer Input
TO00 to TO03 : Timer Output

TOOL0 : Data Input/Output for Tool

TxD0 : Transmit Data

VDD : Power Supply

Vss : Ground



# 1.5 Block Diagram

# 1.5.1 10-pin products



# 1.5.2 16-pin products



# 1.6 Outline of Functions

This outline describes the function at the time when Peripheral I/O redirection register (PIOR) is set to 00H.

| i                    | Item                    | 10-                                                                                                                                                                                                                                                                 | -pin                                                         |                                                | 16-pin                            |             |  |
|----------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------|-----------------------------------|-------------|--|
|                      |                         | R5F10Y16ASP                                                                                                                                                                                                                                                         | R5F10Y14ASP                                                  | R5F10Y47ASP                                    | R5F10Y46ASP                       | R5F10Y44ASP |  |
| Code flash m         | emory                   | 2 KB                                                                                                                                                                                                                                                                | 1 KB                                                         | 4 KB                                           | 2 KB                              | 1 KB        |  |
| RAM                  |                         | 256 B                                                                                                                                                                                                                                                               | 128 B                                                        | 512 B                                          | 256 B                             | 128 B       |  |
|                      | High-speed system clock | _                                                                                                                                                                                                                                                                   |                                                              | , ,                                            |                                   |             |  |
|                      | High-speed on-chip      | • 1.25 to 20 MHz (VDD                                                                                                                                                                                                                                               | = 2.7 to 5.5 V)                                              | 1                                              |                                   |             |  |
|                      | oscillator clock        | • 1.25 to 5 MHz (VDD =                                                                                                                                                                                                                                              | = 2.0 to 5.5 V)                                              |                                                |                                   |             |  |
| Low-speed or clock   | n-chip oscillator       | 15 kHz (TYP)                                                                                                                                                                                                                                                        | ,                                                            |                                                |                                   |             |  |
| General-purp         | ose register            | 8-bit register × 8                                                                                                                                                                                                                                                  |                                                              |                                                |                                   |             |  |
| Minimum inst time    | truction execution      | 0.05 μs (20 MHz opera                                                                                                                                                                                                                                               | tion)                                                        |                                                |                                   |             |  |
| Instruction se       | et                      | Data transfer (8 bits)                                                                                                                                                                                                                                              |                                                              |                                                |                                   |             |  |
|                      |                         | Adder and subtractor                                                                                                                                                                                                                                                | r/logical operation (8 bits                                  | )                                              |                                   |             |  |
|                      |                         | Multiplication (8 bits × 8 bits)                                                                                                                                                                                                                                    |                                                              |                                                |                                   |             |  |
|                      |                         | Rotate, barrel shift, and bit manipulation (set, reset, test, and Boolean operation), etc.                                                                                                                                                                          |                                                              |                                                |                                   |             |  |
| I/O port             | Total                   | 8                                                                                                                                                                                                                                                                   |                                                              | 14                                             |                                   |             |  |
|                      | CMOS I/O                | 6 (N-ch open-drain out                                                                                                                                                                                                                                              | out (VDD tolerance): 2)                                      | 10 (N-ch open-drain output (VDD tolerance): 4) |                                   |             |  |
|                      | CMOS input              | 2                                                                                                                                                                                                                                                                   |                                                              | 4                                              |                                   |             |  |
| Timer                | 16-bit timer            | 2 channels                                                                                                                                                                                                                                                          |                                                              | 4 channels                                     |                                   |             |  |
|                      | Watchdog timer          | 1 channel                                                                                                                                                                                                                                                           |                                                              | Ţ                                              |                                   |             |  |
|                      | 12-bit interval timer   | _                                                                                                                                                                                                                                                                   |                                                              | 1 channel                                      |                                   |             |  |
|                      | Timer output            | 2 channels (PWM outp                                                                                                                                                                                                                                                | ut: 1)                                                       | 4 channels (PW                                 | /M outputs: 3 <sup>Note 1</sup> ) |             |  |
| Clock output/        | buzzer output           | 1                                                                                                                                                                                                                                                                   |                                                              |                                                |                                   |             |  |
|                      |                         | 2.44 kHz to 10 MHz: (P                                                                                                                                                                                                                                              | eripheral hardware clock                                     |                                                | operation)                        |             |  |
| Comparator           |                         | _                                                                                                                                                                                                                                                                   |                                                              | 1                                              |                                   |             |  |
| 8-/10-bit reso       | olution A/D converter   | 4 channels                                                                                                                                                                                                                                                          |                                                              | 8 channels                                     |                                   |             |  |
| Serial interfac      | ce                      |                                                                                                                                                                                                                                                                     | 1 channel/simplified $I^2C$ : 2 channels/simplified $I^2C$ : |                                                |                                   |             |  |
|                      | I <sup>2</sup> C bus    | _                                                                                                                                                                                                                                                                   |                                                              | 1 channel                                      |                                   |             |  |
| Vectored             | Internal                | 8                                                                                                                                                                                                                                                                   |                                                              | 14                                             |                                   |             |  |
| interrupt<br>sources | External                | 3                                                                                                                                                                                                                                                                   |                                                              | 5                                              |                                   |             |  |
| Key interrupt        |                         | 6                                                                                                                                                                                                                                                                   |                                                              |                                                |                                   |             |  |
| Reset                |                         | <ul> <li>Reset by RESET pin</li> <li>Internal reset by watchdog timer</li> <li>Internal reset by selectable power-on-reset</li> <li>Internal reset by illegal instruction execution Note 2</li> <li>Internal reset by data retention lower limit voltage</li> </ul> |                                                              |                                                |                                   |             |  |
| Selectable po        | ower-on-reset circuit   | Detection voltage: 2.0 \                                                                                                                                                                                                                                            | //2.4 V/2.7 V/4.0 V                                          |                                                |                                   |             |  |
| On-chip debu         | ug function             | Provided                                                                                                                                                                                                                                                            |                                                              |                                                |                                   |             |  |
| Power supply         | voltage                 | V <sub>DD</sub> = 2.0 to 5.5 V                                                                                                                                                                                                                                      |                                                              |                                                |                                   |             |  |
| Operating arr        | nbient temperature      | Ta = - 40 to + 85 °C                                                                                                                                                                                                                                                |                                                              |                                                |                                   |             |  |

Notes 1. The number of outputs varies, depending on the setting of channels in use and the number of the master (see 6.8.3 Operation as multiple PWM output function in the RL78/G10 User's Manual).

2. The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution not issued by emulation with the on-chip debug emulator.

# 2. ELECTRICAL SPECIFICATIONS

- Cautions 1. This chapter explains the electrical specifications of two products, the R5F10Y16ASP and the R5F10Y14ASP.
  - 2. Electrical specifications for the 16-pin products are T. B. D. because these products are under development.
  - 3. The RL78/G10 has an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
  - 4. The pins mounted depend on the product. Refer to 2.1 Port Functions and 2.2.1 Functions for each product in the RL78/G10 User's Manual.

### 2.1 Absolute Maximum Ratings

#### $(T_A = 25^{\circ}C)$

| Parameter                     | Symbols          | Co                | onditions  | Ratings                                       | Unit |
|-------------------------------|------------------|-------------------|------------|-----------------------------------------------|------|
| Supply Voltage                | V <sub>DD</sub>  |                   |            | -0.5 to +6.5                                  | V    |
| Input Voltage                 | VII              |                   |            | -0.3 to V <sub>DD</sub> + 0.3 <sup>Note</sup> | V    |
| Output Voltage                | V <sub>O1</sub>  |                   |            | -0.3 to V <sub>DD</sub> + 0.3                 | V    |
| Output current, high          | <b>І</b> он1     | Per pin           |            | -40                                           | mA   |
|                               |                  | Total of all pins | P40        | -40                                           | mA   |
|                               |                  | -140 mA           | P00 to P04 | -100                                          | mA   |
| Output current, low           | I <sub>OL1</sub> | Per pin           | ·          | 40                                            | mA   |
|                               |                  | Total of all pins | P40        | 40                                            | mA   |
|                               |                  | 140 mA            | P00 to P04 | 100                                           | mA   |
| Operating ambient temperature | TA               |                   |            | -40 to +85                                    | °C   |
| Storage temperature           | T <sub>stg</sub> |                   |            | -65 to +150                                   | °C   |

Note Must be 6.5 V or lower.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

2. The reference voltage is Vss.

#### 2.2 Oscillator Characteristics

#### 2.2.1 On-chip oscillator characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$ 

| Oscillators                                                          | Parameters | Conditions        | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------------------------|------------|-------------------|------|------|------|------|
| High-speed on-chip oscillator oscillation clock frequency Notes 1, 2 | fін        |                   | 1.25 |      | 20   | MHz  |
| High-speed on-chip oscillator oscillation                            |            | Ta = -20 to +85°C | -2.0 |      | +2.0 | %    |
| clock frequency accuracy                                             |            | Ta = -40 to -20°C | -3.0 |      | +3.0 | %    |
| Low-speed on-chip oscillator oscillation clock frequency Note 3      | fı∟        |                   |      | 15   |      | kHz  |
| Low-speed on-chip oscillator oscillation clock frequency accuracy    |            |                   | -15  |      | +15  | %    |

Notes 1. High-speed on-chip oscillator frequency is selected by bits 0 to 2 of option byte (000C2H).

- 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.
- 3. This only indicates the oscillator characteristics.



#### 2.3 DC Characteristics

### 2.3.1 Pin characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                   | Symbol           | Cor                                                   | nditions                |                                                   | MIN.                 | TYP. | MAX.                    | Unit |
|-----------------------------|------------------|-------------------------------------------------------|-------------------------|---------------------------------------------------|----------------------|------|-------------------------|------|
| Output current,             | Іон1             | P00, P01, P02 to P04, P40                             | Per pin                 |                                                   |                      |      | -10.0 <sup>Note 2</sup> | mA   |
| high <sup>Note 1</sup>      |                  | P40                                                   | Total <sup>Note 3</sup> | $4.0~V \leq V_{DD} \leq 5.5~V$                    |                      |      | -10.0                   | mA   |
|                             |                  |                                                       |                         | $2.7~V \leq V_{DD} < 4.0~V$                       |                      |      | -2.0                    | mA   |
|                             |                  |                                                       |                         | $2.0 \text{ V} \le V_{DD} < 2.7 \text{ V}$        |                      |      | -1.5                    | mA   |
|                             |                  | P00, P01, P02 to P04                                  | Total <sup>Note 3</sup> | $4.0~V \leq V_{DD} \leq 5.5~V$                    |                      |      | -50.0                   | mA   |
|                             |                  |                                                       |                         | $2.7~V \leq V_{DD} < 4.0~V$                       |                      |      | -10.0                   | mA   |
|                             |                  |                                                       |                         | $2.0~V \leq V_{DD} < 2.7~V$                       |                      |      | -7.5                    | mA   |
|                             |                  | Total of all pins <sup>Note 3</sup>                   |                         |                                                   |                      |      | -60.0                   | mA   |
| Output current,             | l <sub>OL1</sub> | P00 to P04, P40                                       | Per pin                 |                                                   |                      |      | 20.0 <sup>Note 2</sup>  | mA   |
| Iow <sup>Note 4</sup>       |                  | P40                                                   | Total <sup>Note 3</sup> | $4.0~V \leq V_{DD} \leq 5.5~V$                    |                      |      | 20.0                    | mA   |
|                             |                  |                                                       |                         | $2.7~V \leq V_{DD} < 4.0~V$                       |                      |      | 3.0                     | mA   |
|                             |                  |                                                       |                         | $2.0~V \leq V_{DD} < 2.7~V$                       |                      |      | 0.6                     | mA   |
|                             |                  | P00 to P04                                            | Total <sup>Note 3</sup> | $4.0~V \le V_{DD} \le 5.5~V$                      |                      |      | 80.0                    | mA   |
|                             |                  |                                                       |                         | $2.7~V \leq V_{DD} < 4.0~V$                       |                      |      | 12.0                    | mA   |
|                             |                  |                                                       |                         | $2.0 \text{ V} \le \text{V}_{DD} < 2.7 \text{ V}$ |                      |      | 2.4                     | mA   |
|                             |                  | Total of all pins <sup>Note 3</sup>                   |                         |                                                   |                      |      | 100.0                   | mA   |
| Input voltage, high         | V <sub>IH1</sub> |                                                       |                         |                                                   | 0.8 V <sub>DD</sub>  |      | V <sub>DD</sub>         | V    |
| Input voltage, low          | VIL1             |                                                       |                         |                                                   | 0                    |      | 0.2 V <sub>DD</sub>     | ٧    |
| Output voltage, high        | V <sub>OH1</sub> | $4.0~V \le V_{DD} \le 5.5~V$                          |                         | Iон =-10 mA                                       | V <sub>DD</sub> -1.5 |      |                         | ٧    |
| Note 5                      |                  |                                                       |                         | Iон =-3.0 mA                                      | V <sub>DD</sub> -0.7 |      |                         | V    |
|                             |                  | $2.7~V \leq V_{DD} \leq 5.5~V$                        |                         | Iон =-2.0 mA                                      | V <sub>DD</sub> -0.6 |      |                         | ٧    |
|                             |                  | $2.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ |                         | Iон =-1.5 mA                                      | V <sub>DD</sub> -0.5 |      |                         | V    |
| Output voltage, low         | V <sub>OL1</sub> | $4.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ |                         | loL = 20 mA                                       |                      |      | 1.3                     | V    |
| Note 6                      |                  |                                                       |                         | loL = 8.5 mA                                      |                      |      | 0.7                     | V    |
|                             |                  | $2.7~V \leq V_{DD} \leq 5.5~V$                        |                         | loL = 3.0 mA                                      |                      |      | 0.6                     | V    |
|                             |                  |                                                       |                         | loL = 1.5 mA                                      |                      |      | 0.4                     | V    |
|                             |                  | $2.0 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ |                         | loL = 0.6 mA                                      |                      |      | 0.4                     | V    |
| Input leakage current, high | Ішн1             | $V_{I} = V_{DD}$                                      |                         |                                                   |                      |      | 1                       | μA   |
| Input leakage current,low   | ILIL1            | VI = VSS                                              |                         |                                                   |                      |      | -1                      | μΑ   |
| On-chip pull-up resistance  | R∪               | Vı = Vss                                              |                         |                                                   | 10                   | 20   | 100                     | kΩ   |

- **Notes 1.** Value of current at which the device operation is guaranteed even if the current flows from the V<sub>DD</sub> pin to an output pin.
  - 2. Do not exceed the total current value.
  - 3. This is the output current value under conditions where the duty factor ≤ 70%.
    The output current value when the duty factor > 70% can be calculated with the following expression (when changing the duty factor to n%).



- Total output current of pins =  $(IOH \times 0.7)/(n \times 0.01)$ 
  - <Example> Where n = 80 % and IoH = 10.0 mA

Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \cong -8.7$  mA

- Total output current of pins =  $(IoL \times 0.7)/(n \times 0.01)$ 
  - <Example> Where n = 80 % and loL = 10.0 mA

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \cong 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin.

- **4.** Value of current at which the device operation is guaranteed even if the current flows from an output pin to the Vss pin.
- 5. The value under the condition which satisfies the high-level output current (IOH1).
- 6. The value under the condition which satisfies the low-level output current (IoL1).
- Cautions 1. P00 and P01 do not output high level in N-ch open-drain mode.
  - 2. The maximum value of ViH of P00 and P01 is VDD even in N-ch open-drain mode.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port.

#### 2.3.2 Supply current characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter             | Symbol                 |                | С               | onditions               |                                         | MIN. | TYP. | MAX. | Unit |
|-----------------------|------------------------|----------------|-----------------|-------------------------|-----------------------------------------|------|------|------|------|
| Supply current Note 1 | I <sub>DD1</sub>       | Operating mode | Basic operation | fін = 20 MHz            | $V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$ |      | 0.91 |      | mA   |
|                       |                        |                | Normal          | fıн = 20 MHz            | V <sub>DD</sub> = 3.0 V, 5.0 V          |      | 1.57 | 2.04 |      |
|                       |                        |                | operation       | fıн = 5 MHz             | V <sub>DD</sub> = 3.0 V, 5.0 V          |      | 0.85 | 1.15 |      |
|                       | IDD2 Note 2            | HALT mode      |                 | fн = 20 MHz             | $V_{DD} = 3.0 \text{ V}, 5.0 \text{ V}$ |      | 350  | 820  | μΑ   |
|                       |                        |                |                 | fıн = 5 MHz             | V <sub>DD</sub> = 3.0 V, 5.0 V          |      | 290  | 600  |      |
|                       | IDD3 <sup>Note 3</sup> | STOP mode      | Э               | V <sub>DD</sub> = 3.0 V |                                         |      | 0.56 | 2.00 | μΑ   |
| WDT supply current    | lwdт                   | fı∟ = 15 kHz   | L = 15 kHz      |                         |                                         |      | 0.31 |      | μΑ   |
| ADC supply current    | IADC                   | During conv    | ersion at the   | V <sub>DD</sub> = 5.0 V |                                         |      | 1.30 | 1.90 | mA   |
| Note 5                |                        | highest spe    | ed              | V <sub>DD</sub> = 3.0 V |                                         |      | 0.50 |      |      |

- Notes 1. Total current flowing into VDD, including the input leakage current flowing when the level of the input pin is fixed to VDD or Vss. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the watchdog timer, A/D converter, I/O port, and on-chip pull-up/pull-down resistors.
  - 2. During HALT instruction execution by flash memory.
  - 3. When the high-speed on-chip oscillator is stopped.
  - 4. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The current value of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer operates.
  - 5. Current flowing only to the A/D converter. The current value of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- Remarks 1. fil: Low-speed on-chip oscillator clock frequency
  - 2. fin: High-speed on-chip oscillator clock frequency
  - 3. Temperature condition of the TYP. value is  $T_A = 25^{\circ}C$

# 2.4 AC Characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Items                                              | Symbol       | Condit                          | tions                                 | MIN.           | TYP. | MAX. | Unit |
|----------------------------------------------------|--------------|---------------------------------|---------------------------------------|----------------|------|------|------|
| Instruction cycle (minimum                         | Tcy          | Main system clock               | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$ | 0.05           |      | 0.8  | μs   |
| instruction execution time)                        |              | (fmain) operation               | $2.0~V \leq V_{DD} \leq 5.5~V$        | 0.2            |      | 0.8  | μs   |
| TI00, TI01 input high-level width, low-level width | tīi⊣, tīi∟   | Noise filter is not used        |                                       | 1/fмск +<br>10 |      |      | ns   |
| TO00, TO01 output frequency                        | fто          | $4.0~V \leq V_{DD} \leq 5.5~V$  |                                       |                |      | 10   | MHz  |
|                                                    |              | 2.7 V ≤ V <sub>DD</sub> < 4.0 V |                                       |                |      | 5    | MHz  |
|                                                    |              | $2.0~V \leq V_{DD} < 2.7~V$     |                                       |                |      | 2.5  | MHz  |
| PCLBUZ0 output frequency                           | fpcL         | $4.0~V \leq V_{DD} \leq 5.5~V$  |                                       |                |      | 10   | MHz  |
|                                                    |              | $2.7~V \leq V_{DD} < 4.0~V$     |                                       |                |      | 5    | MHz  |
|                                                    |              | $2.0~V \leq V_{DD} < 2.7~V$     |                                       |                |      | 2.5  | MHz  |
| RESET low-level width                              | <b>t</b> RSL |                                 |                                       | 10             |      |      | μs   |

Remark fmck: Timer array unit operation clock frequency

# **AC Timing Test Points**



# **TI/TO Timing**







# **Interrupt Request Input Timing**



# **Key Interrupt Input Timing**



# **RESET** Input Timing



#### 2.5 Serial Communication Characteristics

# 2.5.1 Serial array unit

# (1) UART mode

# $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Parameter     | Symbol | Conditions                                                          | MIN. | TYP. | MAX.   | Unit |
|---------------|--------|---------------------------------------------------------------------|------|------|--------|------|
| Transfer rate |        |                                                                     |      |      | fмск/6 | bps  |
|               |        | Theoretical value of the maximum transfer rate fclk = fMCK = 20 MHz |      |      | 3.3    | Mbps |

### **UART** mode connection diagram



# **UART** mode bit width (reference)



Remark fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).

m: Unit number, n: Channel number (mn = 00))

# (2) CSI mode (master mode, SCKp... internal clock output)

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Parameter                                  | Symbol     |                                                                                                            | Conditions                     | MIN.       | TYP. | MAX. | Unit |
|--------------------------------------------|------------|------------------------------------------------------------------------------------------------------------|--------------------------------|------------|------|------|------|
| SCKp cycle time                            | tkcy1      | tkcy1 ≥ 4/fclk                                                                                             | $2.7~V \leq V_{DD} \leq 5.5~V$ | 200        |      |      | ns   |
|                                            |            |                                                                                                            | $2.0~V \leq V_{DD} \leq 5.5~V$ | 800        |      |      | ns   |
| SCKp high-/low-level width                 | tkH1, tkL1 | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$<br>$2.0 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ |                                | tkcy1/2-18 |      |      | ns   |
|                                            |            |                                                                                                            |                                | tkcy1/2-50 |      |      | ns   |
| SIp setup time (to SCKp↑) Note 1           | tsıĸ1      | 2.7 V ≤ V <sub>DD</sub> ≤ 5                                                                                | 5.5 V                          | 47         |      |      | ns   |
|                                            |            | 2.0 V ≤ V <sub>DD</sub> ≤ 5                                                                                | 5.5 V                          | 110        |      |      | ns   |
| SIp hold time (from SCKp↑) Note 2          | tksi1      |                                                                                                            |                                | 19         |      |      | ns   |
| Delay time from SCKp↓ to SOp output Note 3 | tkso1      | C = 30 pF Note 4                                                                                           |                                |            |      | 25   | ns   |

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SCKp and SOp output lines.

**Remarks 1.** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0)

fmcx: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00))

# (3) CSI mode (slave mode, SCKp... external clock input)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                      | Symbol           | Condit                                                        | ions                                              | MIN.          | TYP. | MAX.        | Unit |
|------------------------------------------------|------------------|---------------------------------------------------------------|---------------------------------------------------|---------------|------|-------------|------|
| SCKp cycle time                                | tkcy2            | $2.7~V \leq V_{\text{DD}} \leq 5.5~V$                         | fмск = 20 MHz                                     | 8/fмск        |      |             | ns   |
|                                                |                  |                                                               | fмcк ≤ 10 MHz                                     | 6/ƒмск        |      |             | ns   |
|                                                |                  | $2.0~V \leq V_{DD} < 2.7~V$                                   |                                                   | 6/ƒмск        |      |             | ns   |
| SCKp high-/low-level width                     | tĸH2,            | $2.0~V \leq V_{DD} \leq 5.5~V$                                |                                                   | tkcy2/2       |      |             | ns   |
|                                                | t <sub>KL2</sub> |                                                               |                                                   |               |      |             |      |
| SIp setup time (to SCKp↑) <sup>Note 1</sup>    | tsık2            | $2.7~\text{V} \le \text{V}_{\text{DD}} \le 5.5~\text{V}$      |                                                   | 1/fмcк+<br>20 |      |             | ns   |
|                                                |                  | $2.0~\textrm{V} \leq \textrm{V}_\textrm{DD} < 2.7~\textrm{V}$ |                                                   | 1/fмск+<br>30 |      |             | ns   |
| SIp hold time (from SCKp <sup>↑</sup> ) Note 2 | tksi2            | 2.0 V ≤ V <sub>DD</sub> ≤ 5.5 V                               |                                                   | 1/fмск+<br>31 |      |             | ns   |
| Delay time from SCKp↓ to SOp output Note 3     | tkso2            | C = 30 pF Note 4                                              | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                   |               |      | 2/fмcк+50   | ns   |
|                                                |                  |                                                               | $2.0 \text{ V} \leq \text{V}_{\text{DD}} < 2.7$ V |               |      | 2/fмск+ 110 | ns   |

- **Notes 1.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - **2.** When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp $\downarrow$ " when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.
  - 4. C is the load capacitance of the SOp output lines.

**Remarks 1.** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0)

2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00))

# CSI mode connection diagram



CSI mode serial transfer timing  $\label{eq:csi} \mbox{(When DAP00 = 0 and CKP00 = 0, or DAP00 = 1 and CKP00 = 1.)}$ 



# (4) Simplified I<sup>2</sup>C mode

### $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.0 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{ Vss} = 0 \text{ V})$

| Parameter                     | Symbol   | Conditions                      | MIN.       | MAX.       | Unit |
|-------------------------------|----------|---------------------------------|------------|------------|------|
| SCLr clock frequency          | fscL     | $2.0~V \leq V_{DD} \leq 5.5~V,$ |            | 400 Note 1 | kHz  |
|                               |          | $C_b=100~pF,~R_b=3~k\Omega$     |            |            |      |
| Hold time when SCLr = "L"     | tLOW     | $2.0~V \leq V_{DD} \leq 5.5~V,$ | 1150       |            | ns   |
|                               |          | $C_b=100~pF,~R_b=3~k\Omega$     |            |            |      |
| Hold time when SCLr = "H"     | tніgн    | $2.0~V \leq V_{DD} \leq 5.5~V,$ | 1150       |            | ns   |
|                               |          | $C_b=100~pF,~R_b=3~k\Omega$     |            |            |      |
| Data setup time (reception)   | tsu: dat | $2.0~V \leq V_{DD} \leq 5.5~V,$ | 1/fмск +   |            | ns   |
|                               |          | $C_b=100~pF,~R_b=3~k\Omega$     | 145 Note 2 |            |      |
| Data hold time (transmission) | thd: dat | $2.0~V \leq V_{DD} \leq 5.5~V,$ | 0          | 355        | ns   |
|                               |          | $C_b=100~pF,~R_b=3~k\Omega$     |            |            |      |

- Notes 1. The value must also be equal to or less than fmck/4.
  - 2. Set the fmck value to keep the hold time of SCLr = "L" and SCLr = "H".

**Caution** Select the N-ch open drain output (V<sub>DD</sub> tolerance) mode for the SDAr pin by using the port output mode register 0 (POM0).

**Remarks 1.** R<sub>b</sub> [Ω]: Communication line (SDAr) pull-up resistance, C<sub>b</sub> [F]: Communication line (SCLr, SDAr) load capacitance

- **2.** r: IIC number (r = 00)
- 3. fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00))



# Simplified I<sup>2</sup>C mode connection diagram



# Simplified I<sup>2</sup>C mode serial transfer timing



# 2.6 Analog Characteristics

### 2.6.1 A/D converter characteristics

(Target ANI pin : ANI0 to ANI3)

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Parameter                                      | Symbol | Cor               | Conditions                     |     | TYP. | MAX.            | Unit |
|------------------------------------------------|--------|-------------------|--------------------------------|-----|------|-----------------|------|
| Resolution                                     | Res    |                   |                                | 8   |      | 10              | bit  |
| Overall error <sup>Note 1</sup>                | AINL   | 10-bit resolution | V <sub>DD</sub> = 5 V          |     | ±1.7 | ±3.1 Note 2     | LSB  |
|                                                |        |                   | V <sub>DD</sub> = 3 V          |     | ±2.3 | ±4.5 Note 2     | LSB  |
| Conversion time                                | tconv  | 10-bit resolution | $2.7~V \leq V_{DD} \leq 5.5~V$ | 3.4 |      | 18.4            | μs   |
|                                                |        |                   | $2.4~V \leq V_{DD} \leq 5.5~V$ | 4.6 |      | 18.4            | μs   |
| Zero-scale error <sup>Note 1</sup>             | Ezs    | 10-bit resolution | V <sub>DD</sub> = 5 V          |     |      | ±0.19 Note 2    | %FSR |
|                                                |        |                   | V <sub>DD</sub> = 3 V          |     |      | ±0.39 Note 2    | %FSR |
| Full-scale error <sup>Note 1</sup>             | Ers    | 10-bit resolution | V <sub>DD</sub> = 5 V          |     |      | ±0.29 Note 2    | %FSR |
|                                                |        |                   | V <sub>DD</sub> = 3 V          |     |      | ±0.42 Note 2    | %FSR |
| Integral linearity error <sup>Note 1</sup>     | ILE    | 10-bit resolution | V <sub>DD</sub> = 5 V          |     |      | ±1.8 Note 2     | LSB  |
|                                                |        |                   | V <sub>DD</sub> = 3 V          |     |      | ±1.7 Note 2     | LSB  |
| Differential linearity error <sup>Note 1</sup> | DLE    | 10-bit resolution | V <sub>DD</sub> = 5 V          |     |      | ±1.4 Note 2     | LSB  |
|                                                |        |                   | V <sub>DD</sub> = 3 V          |     |      | ±1.5 Note 2     | LSB  |
| Analog input voltage                           | VAIN   |                   |                                | 0   |      | V <sub>DD</sub> | ٧    |

- **Notes 1.** Excludes quantization error ( $\pm 1/2$  LSB).
  - 2. This is the characteristic evaluation value plus or minus 3. These values are not used in the shipping inspection.

#### 2.6.2 SPOR circuit characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter                | Symbol             | Conditions             | MIN. | TYP. | MAX. | Unit     |
|--------------------------|--------------------|------------------------|------|------|------|----------|
| Detection supply voltage | V <sub>SPOR0</sub> | Power supply rise time | 4.08 | 4.28 | 4.45 | ٧        |
|                          |                    | Power supply fall time | 4.00 | 4.20 | 4.37 | <b>V</b> |
|                          | V <sub>SPOR1</sub> | Power supply rise time | 2.76 | 2.90 | 3.02 | <b>V</b> |
|                          |                    | Power supply fall time | 2.70 | 2.84 | 2.96 | >        |
|                          | VSPOR2             | Power supply rise time | 2.44 | 2.57 | 2.68 | ٧        |
|                          |                    | Power supply fall time | 2.40 | 2.52 | 2.62 | ٧        |
|                          | V <sub>SPOR3</sub> | Power supply rise time | 2.05 | 2.16 | 2.25 | <b>V</b> |
|                          |                    | Power supply fall time | 2.00 | 2.11 | 2.20 | <b>V</b> |
| Minimum pulse width Note | Tspw               |                        | 300  |      |      | μs       |

Note Time required for the reset operation by the SPOR when VDD becomes under VSPDR.

# 2.6.3 Power supply voltage rising slope characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ 

| Parameter                         | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------|--------|------------|------|------|------|------|
| Power supply voltage rising slope | SVDD   |            |      |      | 54   | V/ms |



# 2.6.4 Data retention power supply voltage characteristics

 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{Vss} = 0 \text{ V})$ 

| Parameter                           | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-------------------------------------|--------|------------|------|------|------|------|
| Data retention power supply voltage | VDDDR  |            | 1.9  |      | 5.5  | V    |
| range                               |        |            |      |      |      |      |

Caution Data is retained until the power supply voltage becomes under the minimum value of the data retention power supply voltage range. Note that data in the RAM and RESF registers might not be cleared even if the power supply voltage becomes under the minimum value of the data retention power supply voltage range.

# 2.7 Flash Memory Programming Characteristics

# $(T_A = 0 \text{ to} + 40^{\circ}\text{C}, 4.5 \text{ V} \le V_{DD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$

| Parameter                                        | Symbol | Conditions             |                         |      | TYP. | MAX. | Unit  |
|--------------------------------------------------|--------|------------------------|-------------------------|------|------|------|-------|
| Code flash memory rewritable times Notes 1, 2, 3 | Cerwr  | Retained for 20 years. | T <sub>A</sub> = + 85°C | 1000 |      |      | Times |

- **Notes 1.** 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.
  - **2.** When using flash memory programmer.
  - **3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

# 2.8 Dedicated Flash Memory Programmer Communication (UART)

# $(T_A = 0 \text{ to} + 40^{\circ}\text{C}, 4.5 \text{ V} \le V_{DD} \le 5.5\text{V}, \text{Vss} = 0 \text{ V})$

| Parameter     | Symbol | Conditions | MIN. | TYP.    | MAX. | Unit |
|---------------|--------|------------|------|---------|------|------|
| Transfer rate |        |            |      | 115,200 |      | bps  |

**Remark** The transfer rate during flash memory programming is fixed to 115,200 bps.

# 2.9 Timing of Entry to Flash Memory Programming Modes

| Parameter                                                                                        | Symbol  | Conditions                                          | MIN. | TYP. | MAX. | Unit |
|--------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------|------|------|------|------|
| How long from when an external reset ends until the initial communication settings are specified | tsuіліт | SPOR reset must end before the external reset ends. |      |      | 100  | ms   |
| How long from when the TOOL0 pin is placed at the low level until an external reset ends         | tsu     | SPOR reset must end before the external reset ends. | 10   |      |      | μs   |
| How long the TOOL0 pin must be kept at the low level after an external reset ends                | tho     | SPOR reset must end before the external reset ends. | 1    |      |      | ms   |



- <1> The low level is input to the TOOL0 pin.
- <2> The external reset ends (SPOR reset must end before the external reset ends.).
- <3> The TOOL0 pin is set to the high level.
- <4> Setting of entry to the flash memory programming mode by UART reception.

**Remark** tsuinit: The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the resets end.

tsu: How long from when the TOOL0 pin is placed at the low level until an external reset ends (MIN. 10  $\mu$  s)

thd: How long to keep the TOOL0 pin at the low level from when the external reset ends

# 3. PACKAGE DRAWINGS

# 3.1 10-pin products

R5F10Y16ASP, R5F10Y14ASP

| JEITA Package Code     | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|------------------------|--------------|----------------|-----------------|
| P-LSSOP10-4.4x3.6-0.65 | PLSP0010JA-A | P10MA-65-CAC-2 | 0.05            |







# ITEM DIMENSIONS Α $3.60\pm0.10$ В 0.50 С 0.65 (T.P.) D 0.24±0.08 Ε $0.10 \pm 0.05$

Each lead centerline is located within 0.13 mm of its true position (T.P.) at maximum material condition.

| F | 1.45 MAX.              |
|---|------------------------|
| G | $1.20\pm0.10$          |
| Н | $6.40 \pm 0.20$        |
| I | $4.40\pm0.10$          |
| J | $1.00\pm0.20$          |
| K | $0.17^{+0.08}_{-0.07}$ |
| L | 0.50                   |
| М | 0.13                   |
| N | 0.10                   |
| Р | 3° +5°<br>-3°          |
| Т | 0.25 (T.P.)            |
| U | $0.60 \pm 0.15$        |
| V | 0.25 MAX.              |
| W | 0.15 MAX.              |
|   |                        |

©2012 Renesas Electronics Corporation. All rights reserved.

# 3.2 16-pin products

R5F10Y47ASP, R5F10Y46ASP, R5F10Y44ASP

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-SSOP16-4.4x5-0.65 | PRSP0016JC-A | P16MA-65-FAA-2 | 0.08            |









|      | (,                       |
|------|--------------------------|
| ITEM | DIMENSIONS               |
| D    | 5.00±0.15                |
| D1   | 5.20±0.15                |
| E    | 4.40±0.20                |
| HE   | 6.40±0.20                |
| Α    | 1.725 MAX.               |
| A1   | 0.125±0.05               |
| A2   | 1.50                     |
| A3   | 0.25                     |
| е    | 0.65                     |
| bp   | $0.22 + 0.08 \\ -0.07$   |
| С    | $0.15 \pm 0.03 \\ -0.04$ |
| L    | 0.50                     |
| Lp   | 0.60±0.10                |
| L1   | 1.00±0.20                |
| х    | 0.13                     |
| У    | 0.10                     |
| θ    | 3° +5°<br>-3°            |
| ZD   | 0.325                    |
|      |                          |

©2012 Renesas Electronics Corporation. All rights reserved.

| Revision History | RL78/G10 Data Sheet |
|------------------|---------------------|
|------------------|---------------------|

|      |              | Description |                      |
|------|--------------|-------------|----------------------|
| Rev. | Date         | Page        | Summary              |
| 1.00 | Apr 15, 2013 | -           | First Edition issued |

All trademarks and registered trademarks are the property of their respective owners.

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.

#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic

"High Quality": Transportation equipment (automobiles, trains, ships, etc.): traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to quard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronic



#### SALES OFFICES

# Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited
1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada

Tel: +1-905-898-5441. Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-651-700, Fax: +44-1628-651-804

Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd. Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia
Tel: +60-3-7955-9390, Pax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2013 Renesas Electronics Corporation. All rights reserved.