### SY58051AU



# Ultra-Precision CML AnyGate® with Internal Input and Output Termination

Revision 1.0

### **General Description**

The SY58051AU is an ultra-fast, low jitter universal logic gate with a guaranteed maximum data or clock throughput of 10.7Gbps or 8GHz, respectively. This AnyGate® differential logic device will produce many logic functions of two Boolean variables, such as AND, NAND, OR, NOR, DELAY, or NEGATION.

The SY58051AU differential inputs include a unique internal termination design that allows access to the termination network throughout a VT pin. This feature allows the device to easily interface to different logic standards, both AC- and DC-coupled, without external resistor-bias and termination networks. The result is a clean, stub-free, low-jitter interface solution. The differential CML output is optimized for environments with internal  $50\Omega$  source termination and a 400mV output swing.

The SY58051AU operates from a 2.5V or 3.3V supply and is guaranteed over the full industrial temperature range of –40°C to +85°C. The SY58051AU is part of Micrel's Precision Edge® product family.

Datasheets and support documentation are available on Micrel's web site at: www.micrel.com.

### **Functional Block Diagram**



# Precision Edge<sup>®</sup>

#### **Features**

- Three matched-delay input pairs provide any logic function: AND, NAND, OR, NOR
- Guaranteed AC performance over temperature and voltage:
  - DC to >10.7Gbps data rate throughput
  - DC to >8GHz clock f<sub>MAX</sub>
  - <160ps Any In-to-Out t<sub>pd</sub>
  - 20ps typical t<sub>r</sub>/t<sub>f</sub>
- Ultra-low jitter design:
  - 0.2ps<sub>RMS</sub> typical random jitter (data)
  - 2ps<sub>PP</sub> typical deterministic jitter (data)
  - 5ps<sub>PP</sub> typical total jitter (clock)
  - 46fs<sub>RMS</sub> typical additive phase jitter (clock)
- Unique input termination and VT pin accepts AC- and DC-coupled inputs (CML, PECL)
- Internal 50Ω output source termination
- Typical 400mV CML output swing ( $R_L = 50\Omega$ )
- Internal 50Ω input termination
- Power supply 2.5V ±5% or 3.3V ±10%
- -40°C to +85°C industrial temperature range
- Available in a 16-pin 3mm x 3mm QFN package

### **Applications**

- · Data communciation systems
- OC-192, OC-192+FEC data-to-clock
- All SONETOC-3 OC-768 applications
- Fibre Channel
- Gigabit Ethernet
- ATE
- Test and measurement

AnyGate and Precision Edge are registered trademarks of Micrel, Inc.

Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com

# **Ordering Information**

| Part Number                      | Package Type                                    | Temperature Range | Package Marking                      | Lead Finish    |
|----------------------------------|-------------------------------------------------|-------------------|--------------------------------------|----------------|
| SY58051AUMG <sup>(1)</sup>       | Pb-Free QFN-16                                  | Industrial        | 051A with Pb-Free bar-line indicator | NiPdAu Pb-Free |
| SY58051AUMG TR <sup>(1, 2)</sup> | SY58051AUMG TR <sup>(1, 2)</sup> Pb-Free QFN-16 |                   | 051A with Pb-Free bar-line indicator | NiPdAu Pb-Free |

#### Notes:

- 1. Pb-Free package recommended for new designs.
- 2. Tape and Reel

# **Pin Configuration**



# **Pin Description**

| Pin Number     | Pin Name                                                                                                                                                                                                                                                           | Pin Function                                                                                                                                                                                                                                                                                                                 |  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1              | VTA                                                                                                                                                                                                                                                                | Input termination center tap: Each of the two inputs (A, /A) terminates to this pin through a $50\Omega$ resistor. The VTA pin provides a center-tap to a termination network for maximum interface flexibility. See the Input Interface Applications section for more details.                                              |  |
| 15, 16<br>2, 3 | A, /A<br>B, /B                                                                                                                                                                                                                                                     | Differential input: These input pairs are the two data inputs to the device. Each pin of a pair $(A, A)$ and $(B, B)$ internally terminates to the VTA or VTB pin to $50\Omega$ . Note that these inputs will default to an indeterminate state if left open. See the Input Interface Applications section for more details. |  |
| 4              | VTB                                                                                                                                                                                                                                                                | Input termination center tap: Each of the two inputs (B, /B) terminates to this pin through a $50\Omega$ resistor. The VTB pin provides a center-tap to a termination network for maximum interface flexibility. See the Input Interface Applications section for more details.                                              |  |
| 5, 6           | Differential input: This input pair is the select input to the device. Each pin of this pair internates to the VTS pin to 50Ω. Note that this input will default to an indeterminate state is open. See the Input Interface Applications section for more details. |                                                                                                                                                                                                                                                                                                                              |  |
| 7              | VTS                                                                                                                                                                                                                                                                | Input termination center tap: Each of the two inputs (S, /S) terminates to this pin. The VTS pin provides a center-tap to a termination network for maximum interface flexibility.                                                                                                                                           |  |
| 8, 13          | VCC                                                                                                                                                                                                                                                                | C Positive power supply. Bypass with 0.1μF   0.01μF low ESR capacitors.                                                                                                                                                                                                                                                      |  |
| 12, 9          | Q, /Q                                                                                                                                                                                                                                                              | Differential output: This CML output pair is the output of the device. It is a logic function of the A, B, and S inputs. See the Truth Tables for details.                                                                                                                                                                   |  |
| 10, 11, 14     | GND                                                                                                                                                                                                                                                                | Ground. Exposed pad must be connected to the same potential as GND pin.                                                                                                                                                                                                                                                      |  |

SY58051AU Micrel, Inc.

### **Truth Tables**

| Α | /A | В | /B | S | /S | Q | /Q |
|---|----|---|----|---|----|---|----|
| 0 | 1  | X | X  | 0 | 1  | 0 | 1  |
| 1 | 0  | Х | Х  | 0 | 1  | 1 | 0  |
| Х | Х  | 0 | 1  | 1 | 0  | 0 | 1  |
| X | Х  | 1 | 0  | 1 | 0  | 1 | 0  |



# Absolute Maximum Ratings<sup>(3)</sup>

| Supply Voltage (V <sub>CC</sub> )                                                   |
|-------------------------------------------------------------------------------------|
| Input Voltage (V <sub>IN</sub> )0.5V to V <sub>CC</sub>                             |
| CML Output Voltage ( $V_{OUT}$ ) $V_{CC}$ – 1.0V to $V_{CC}$ + 0.5V                 |
| Termination Current <sup>(5)</sup>                                                  |
| Source or Sink Current on V <sub>TA</sub> , V <sub>TB</sub> , V <sub>TS</sub> ±60mA |
| Input Current                                                                       |
| Source or Sink Current on A, /A, B, /B, S, /S±30mA                                  |
| Lead Temperature (soldering, 20s)260°C                                              |
| Storage Temperature (Ts)65°C to +150°C                                              |

# Operating Ratings<sup>(4)</sup>

| Supply Voltage (V <sub>CC</sub> )          | +2.375V to +2.625V  |
|--------------------------------------------|---------------------|
|                                            | or +2.97V to +3.63V |
| Ambient Temperature (T <sub>A</sub> )      | 40°C to +85°C       |
| Junction Thermal Resistance <sup>(6)</sup> |                     |
| QFN ( $\theta_{JA}$ ) Still-Air            | 61°C/W              |
| QFN (Ψ <sub>JB</sub> )                     | 38°C/W              |

# DC Electrical Characteristics<sup>(7, 8)</sup>

 $T_A = -40^{\circ}C$  to +85°C.

| Symbol               | Parameter                                                                                 | Condition                                | Min.          | Тур.       | Max.                  | Units |
|----------------------|-------------------------------------------------------------------------------------------|------------------------------------------|---------------|------------|-----------------------|-------|
| Vcc                  | Power supply                                                                              |                                          | 2.375<br>2.97 | 2.5<br>3.3 | 2.625<br>3.63         | V     |
| Icc                  | Power supply current                                                                      | With load for either 2.5V or 3.3V supply |               | 42         | 60                    | mA    |
| R <sub>DIFF_IN</sub> | Differential input resistance (A-to-/A), (B-to-/B), or (S-to-/S)                          |                                          | 90            | 100        | 110                   | Ω     |
| R <sub>IN</sub>      | Input resistance (A-to-V <sub>TA</sub> , B-to-V <sub>TB</sub> , or S-to-V <sub>TS</sub> ) |                                          | 45            | 50         | 55                    | Ω     |
| V <sub>IH</sub>      | Input HIGH voltage<br>(A, /A), (B, /B), or (S, /S)                                        | Note 9                                   | 1.2           |            | Vcc                   | V     |
| V <sub>IL</sub>      | Input LOW voltage (A, /A), (B, /B), or (S, /S)                                            | Note 9                                   | 0             |            | V <sub>IH</sub> + 0.1 | mV    |
| $V_{IN}$             | Input voltage swing (A, /A), (B, /B), or (S, /S)                                          | Note 9<br>See Figure 3                   | 100           |            |                       | mV    |
| $V_{DIFF\_IN}$       | Differential input voltage swing (A, /A), (B, /B), or (S, /S)                             | Note 9<br>See Figure 4                   | 200           |            |                       | mV    |
| I <sub>IN</sub>      | Input current (A, /A), (B, /B), or (S, /S)                                                | Note 9                                   |               |            | 21                    | mA    |

#### Notes:

- 3. Exceeding the absolute maximum ratings may damage the device.
- 4. The device is not guaranteed to function outside its operating ratings.
- 5. Due to the limited drive capability use for input of the same package only.
- Package thermal resistance assumes exposed pad is soldered (or equivalent) to the devices most negative potential on the PCB. Ψ<sub>JB</sub> uses 4-layer θJA in still-air, unless otherwise stated.
- 7. Specification for packaged product only.
- 8. The circuit is designed to meet the DC specifications shown in the table above after thermal equilibrium has been established.
- Due to the internal termination (see "Input Structures" section), the input current depends upon the applied voltages at A, /A, and V<sub>TA</sub> inputs, the B, /B, and V<sub>TB</sub> inputs, or the S, /S, and V<sub>TS</sub> inputs. Do not apply a combination of voltages that causes the input current to exceed the maximum limit.

# CML Electrical Characteristics<sup>(10)</sup>

 $V_{CC}$  = 2.5V ±5% or 3.3V ±10%;  $R_L$  =100 $\Omega$  across output pair or equivalent;  $T_A$  = -40°C to +85°C.

| Symbol                | Parameter                                 | Condition                    | Min.                       | Тур. | Max. | Units |
|-----------------------|-------------------------------------------|------------------------------|----------------------------|------|------|-------|
| V <sub>OH</sub>       | Output HIGH voltage (Q, /Q)               | $R_L = 50\Omega$ to $V_{CC}$ | V <sub>CC</sub> -<br>0.020 |      | Vcc  | V     |
| V <sub>OUT</sub>      | Output voltage swing (Q, /Q)              | See Figure 3                 | 325                        | 400  |      | mV    |
| V <sub>DIFF_OUT</sub> | Differential output voltage swing (Q, /Q) | See Figure 4                 | 650                        | 800  |      | mV    |
| R <sub>OUT</sub>      | Output source impedance (Q, /Q)           |                              | 45                         | 50   | 55   | Ω     |

# **AC Electrical Characteristics**(10, 11)

 $V_{CC} = 2.5V \pm 5\%$  or  $3.3V \pm 10\%$ ;  $R_L = 100\Omega$  across output pair or equivalent;  $T_A = -40$ °C to +85°C.

| Symbol                         | Parameter                                  | Condition                                  | Min.      | Тур. | Max.  | Units             |
|--------------------------------|--------------------------------------------|--------------------------------------------|-----------|------|-------|-------------------|
| f <sub>MAX</sub>               | Maximum operating frequency                | Clock<br>NRZ data                          | 8<br>10.7 |      |       | GHz<br>Gbps       |
| t <sub>pd</sub>                | Propagation delay any input (A, B, S)-to-Q |                                            | 70        |      | 160   | ps                |
| t <sub>SKEW</sub>              | Part-to-part skew                          | Note 12                                    |           |      | 100   | ps                |
|                                | Data                                       |                                            |           |      |       |                   |
|                                | Random jitter (RJ)                         | Note 13                                    |           | 0.2  | 1     | ps <sub>RMS</sub> |
|                                | Deterministic jitter (DJ)                  | Note 14                                    |           | 2    | 5     | pspp              |
| t <sub>JITTER</sub>            | Clock                                      |                                            |           |      |       |                   |
|                                | Cycle-to-cycle jitter (RJ)                 | Note 15                                    |           | 0.5  | 1     | ps <sub>RMS</sub> |
|                                | Total jitter (TJ)                          | Note 16                                    |           | 5    | 10    | PSPP              |
|                                | Additive phase jitter                      | 622MHz input integrated over 12kHz – 20MHz |           | 46   |       | fs <sub>RMS</sub> |
| t <sub>r</sub> /t <sub>f</sub> | Output rise/fall times (20% to 80%)        | At full output swing                       |           | 20   | 50 ps |                   |

#### Notes:

- 10. Specification for packaged product only.
- 11. Measured with 100mV input swing. See the Timing Diagrams section for definition of parameters. High-frequency AC parameters are guaranteed by design and characterization.
- 12. Skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs.
- 13. Random jitter is measured with a K28.7 comma detect character pattern, measured at 2.5Gbps/3.2Gbps.
- 14. Deterministic jitter is measured at 2.5Gbps/3.2Gbps with both K28.5 and 2<sup>23</sup>–1 PRBS pattern.
- 15. Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles, T<sub>0</sub> T<sub>0</sub>–1 where Tn is the time between rising edges of the output signal.
- 16. Total jitter definition: with an ideal clock input of frequency ≤ f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value.

# **Timing Diagram**



# **Input and Output Stage Internal Termination**



Figure 1. Simplified Differential Input Stage



Figure 2. Simplified Differential Output Stage

# **Definition of Single-Ended and Differential Swings**





Figure 3. Single-Ended Swing

Figure 4. Differential Swing

# **Typical Operating Characteristics**





7



### **Functional Characteristics**

 $V_{IN} = 400 \text{mV}$ , 3.3V supply.











# **Functional Characteristics (Continued)**

 $V_{IN} = 400 mV$ , 3.3V supply.







### **Phase Noise Plot**

 $V_{CC}$  = 3.0V, CML Input, Temperature = 25°C



Phase Noise at 622MHz over 12kHz to 20MHz Additive RMS Phase Jitter: 46fs<sub>RMS</sub>

# **Input Interface Applications**



NOTE: INPUT HIGH LEVEL SHOWN

Figure 5. Static Input Level



Figure 6. LVDS Interface (DC-Coupled)



Figure 8. CML Interface (DC-Coupled)



Figure 7. LVDS Interface (AC-Coupled) Note: Be certain that the LVDS driver can be AC-coupled.



Figure 9. CML Interface (AC-Coupled)

SY58051AU Micrel, Inc.

# **Input Interface Applications (Continued)**



Figure 10. PECL Interface (DC-Coupled)



 $\begin{array}{l} \textbf{NOTE}\text{: FOR 2.5V, R}_{PD}=50\Omega\text{, R1}=1k\Omega\text{, R2}=1.4k\Omega\\ \text{FOR 3.3V, R}_{PD}=100\Omega\text{, R1}=1k\Omega\text{, R2}=1.4k\Omega \end{array}$ 

Figure 11. PECL Interface (AC-Coupled)

## **Related Product and Support Documentation**

| Part Number   | Function                                                                    | Datasheet Link                                                |
|---------------|-----------------------------------------------------------------------------|---------------------------------------------------------------|
| SY58016L      | 3.3V 10Gbps Differential CML Line Driver/Receiver with Internal Termination | http://www.micrel.com/_PDF/HBW/sy58016l.pdf                   |
| SY58052AU     | 10.7Gbps Clock/Data Retimer with 50Ω Input Termination                      | http://www.micrel.com/_PDF/HBW/SY58052AU.pdf                  |
| TCG Solutions | New Products and Applications                                               | http://www.micrel.com/index.php/en/products/clock-timing.html |

# Package Information<sup>(17)</sup>



16-Pin QFN

#### Note:

17. Package information is correct as of the publication date. For updates and most current information, go to <a href="https://www.micrel.com">www.micrel.com</a>.

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this data sheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2014 Micrel, Incorporated.