# High Side PWM FET Controller The CS4124 is a monolithic integrated circuit designed primarily to control the rotor speed of permanent magnet, direct current (DC) brush motors. It drives the gate of an N channel power MOSFET or IGBT with a user-adjustable, fixed frequency, variable duty cycle, pulse width modulated (PWM) signal. The CS4124 can also be used to control other loads such as incandescent bulbs and solenoids. Inductive current from the motor or solenoid is recirculated through an external diode. The CS4124 accepts a DC level input signal of 0 to 5.0 V to control the pulse width of the output signal. This signal can be generated by a potentiometer referenced to the on–chip 5.0 V linear regulator, or a filtered 0% to 100% PWM signal also referenced to the 5.0 V regulator. The IC is placed in a sleep state by pulling the CTL lead below 0.5 V. In this mode everything on the chip is shutdown except for the on–chip regulator and the overall current draw is less than 275 $\mu A$ . There are a number of on–chip diagnostics that look for potential failure modes and can disable the external power MOSFET. #### **Features** - 150 mA Peak PWM Gate Drive Output - Patented Voltage Compensation Circuit - 100% Duty Cycle Capability - 5.0 V, ± 3.0% Linear Regulator - Low Current Sleep Mode - Overvoltage Protection - Boost Mode Power Supply - Output Inhibit #### ON Semiconductor™ http://onsemi.com ### PIN CONNECTION AND MARKING DIAGRAM A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week #### **ORDERING INFORMATION\*** | Device | Package | Shipping | | |------------|---------|---------------|--| | CS4124YN16 | DIP-16 | 25 Units/Rail | | <sup>\*</sup> Contact your local sales representative for 16-lead SOIC wide package. #### **ABSOLUTE MAXIMUM RATINGS\*** | Rating | Value | Unit | | |-------------------------------------------------------------------|------------------------------------------------|----------|----| | Storage Temperature Range | -65 to 150 | °C | | | Vcc | -0.3 to 30 | ٧ | | | V <sub>CC</sub> Peak Transient Voltage (load dump = 26 V w/ serie | 40 | ٧ | | | Input Voltage Range (at any input) | -0.3 to 10 | V | | | Maximum Junction Temperature | | 150 | °C | | Lead Temperature Soldering | Wave Solder (through hole styles only) Note 1. | 260 peak | °C | | ESD Susceptibility (Human Body Model) | 2.0 | kV | | <sup>1. 10</sup> seconds max. <sup>\*</sup>The maximum package power dissipation must be observed. $\textbf{ELECTRICAL CHARACTERISTICS} \quad (4.0 \text{ V} \leq \text{V}_{CC} \leq 26 \text{ V}; -40^{\circ}\text{C} < \text{T}_{J} < 125^{\circ}\text{C}; \text{ unless otherwise specified.})$ | Characteristic | Test Conditions | Min | Тур | Max | Unit | |----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------|----------------------|----------------| | V <sub>CC</sub> Supply | | | - | | | | Operating Current Supply | 7.0 V $\leq$ V <sub>CC</sub> $\leq$ 18 V<br>4.0 V $\leq$ V <sub>CC</sub> $<$ 7.0 V, 18 V $<$ V <sub>CC</sub> $\leq$ 26 V | -<br>- | 5.0<br>- | 10<br>15 | mA<br>mA | | Quiescent Current | V <sub>CC</sub> = 12 V | - | 170 | 275 | μΑ | | Overvoltage Shutdown | - | 26.5 | _ | 29 | V | | Control (CTL) | | | | | | | Control Input Current | CTL = 0 V to 5.0 V | -2.0 | 0.1 | 2.0 | μΑ | | Sleep Mode Threshold | - | 8.0% | 10% | 12% | $V_{REG}$ | | Sleep Mode Hysteresis | $7.0 \text{ V} \le \text{V}_{CC} \le 26 \text{ V}$<br>$4.0 \text{ V} \le \text{V}_{CC} < 7.0 \text{ V}$ | 50<br>10 | 100<br>- | 150<br>150 | mV<br>mV | | Control Sense | | | | | | | Differential Voltage Sense | $7.0 \text{ V} \le \text{V}_{CC} \le 18 \text{ V}:$ $I_{ADJ} = 1.0 \text{ V} \text{ and } R_{CS1} = 51 \Omega$ $I_{ADJ} = 4.0 \text{ V} \text{ and } R_{CS1} = 51 \Omega$ $4.0 \text{ V} \le \text{V}_{CC} < 7.0 \text{ V}:$ $I_{ADJ} = 1.0 \text{ V} \text{ and } R_{CS1} = 51 \Omega$ $18 \text{ V} < \text{V}_{CC} \le 26 \text{ V}:$ $I_{ADJ} = 1.0 \text{ V} \text{ and } R_{CS1} = 51 \Omega$ | 18<br>104<br>15 | | 34<br>125<br>39 | mV<br>mV<br>mV | | | $I_{ADJ}$ = 4.0 V and $R_{CS1}$ = 51 $\Omega$ | 102 | _ | 130 | mV | | I <sub>ADJ</sub> Input Current | $4.0 \text{ V} \le \text{V}_{CC} \le 26 \text{ V}, \text{I}_{ADJ} = 0 \text{ V to } 5.0 \text{ V}$ | -2.0 | 0.3 | 2.0 | μΑ | | Linear Regulator | | | | | | | Output Voltage, V <sub>REG</sub> | V <sub>CC</sub> = 4.0 V<br>V <sub>CC</sub> = 13.2 V<br>V <sub>CC</sub> = 26 V | 2.0<br>4.85<br>4.85 | -<br>-<br>- | -<br>5.15<br>5.20 | V<br>V<br>V | | Inhibit | | | | | | | Inhibit Threshold | - | 40% | 50% | 60% | $V_{REG}$ | | Inhibit Hysteresis | 4.0 V ≤ V <sub>CC</sub> ≤ 7.0 V<br>7.0 V ≤ V <sub>CC</sub> ≤ 26 V | 100<br>150 | -<br>325 | 500<br>500 | mV<br>mV | | External Drive (OUTPUT) | | | | | | | Output Frequency | $4.0 \text{ V} \le \text{V}_{CC} < 7.0 \text{ V}$ :<br>$\text{R}_{OSC} = 93.1 \text{ k}\Omega, \text{C}_{OSC} = 470 \text{ pF}$<br>$7.0 \text{ V} \le \text{V}_{CC} \le 18 \text{ V}$ : | 10 | - | 25 | kHz | | | R <sub>OSC</sub> = 93.1 kΩ, C <sub>OSC</sub> = 470 pF<br>18 V < V <sub>CC</sub> ≤ 26 V:<br>R <sub>OSC</sub> = 93.1 kΩ, C <sub>OSC</sub> = 470 pF | 17<br>17 | 20 | 23<br>25 | kHz<br>kHz | | Voltage to Duty Cycle Conversion | $4.0 \text{ V} \le \text{V}_{CC} < 7.0 \text{ V}:$ $\text{V}_{CC} = 13 \text{ V}, \text{CTL} = 1.0 \text{ V}$ $\text{V}_{CC} = 13 \text{ V}, \text{CTL} = 2.0 \text{ V}$ $7.0 \text{ V} \le \text{V}_{CC} \le 18 \text{ V}:$ | 65<br>100 | _<br>_ | 75<br>- | %<br>% | | | $V_{CC} = 13 \text{ V, CTL} = 30\% \text{ V}_{REG}$ $V_{CC} = 13 \text{ V, CTL} = 55.8\% \text{ V}_{REG}$ $18 \text{ V} < V_{CC} \le 26 \text{ V:}$ $V_{CC} = 13 \text{ V, CTL} = 1.5 \text{ V}$ | 28.3<br>56.0<br>11.8 | -<br>-<br>- | 36.3<br>64.0<br>21.8 | %<br>%<br>% | | Output Rise Time | $V_{CC} = 13 \text{ V}, \text{ CTL} = 3.5 \text{ V}$ $4.0 \text{ V} \le V_{CC} \le 26 \text{ V};$ $R_{GATE} = 6.0 \Omega, C_{GATE} = 5.0 \text{ nF}$ | 34.2 | .25 | 1.0 | %<br>μs | | Output Fall Time | 4.0 V ≤ V <sub>CC</sub> ≤ 26 V:<br>$R_{GATE} = 6.0 \Omega$ , $C_{GATE} = 5.0 nF$ | _ | .30 | 1.0 | μѕ | ### **ELECTRICAL CHARACTERISTICS (continued)** (4.0 V $\leq$ V<sub>CC</sub> $\leq$ 26 V; $-40^{\circ}$ C < T<sub>J</sub> < 125 $^{\circ}$ C; unless otherwise specified.) | Characteristic | Test Conditions | Min | Тур | Max | Unit | | |-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------|-----|----------|--| | External Drive (OUTPUT) (continued) | | | | | | | | Output Sink Current | $ \begin{array}{l} 4.0 \; \text{V} \leq \text{V}_{CC} < 7.0 \; \text{V}; \\ \text{R}_{\text{GATE}} = 6.0 \; \Omega, \; \text{C}_{\text{GATE}} = 5.0 \; \text{nF} \\ 7.0 \; \text{V} \leq \text{V}_{CC} \leq 26 \; \text{V}; \\ \text{R}_{\text{GATE}} = 6.0 \; \Omega, \; \text{C}_{\text{GATE}} = 5.0 \; \text{nF} \end{array} $ | | 150<br>300 | - | mA<br>mA | | | Output Source Current | $ \begin{array}{l} 4.0 \; \text{V} \leq \text{V}_{CC} < 7.0 \; \text{V}; \\ \text{R}_{\text{GATE}} = 6.0 \; \Omega, \; \text{C}_{\text{GATE}} = 5.0 \; \text{nF} \\ 7.0 \; \text{V} \leq \text{V}_{CC} \leq 26 \; \text{V}; \\ \text{R}_{\text{GATE}} = 6.0 \; \Omega, \; \text{C}_{\text{GATE}} = 5.0 \; \text{nF} \end{array} $ | - | 150<br>300 | - | mA<br>mA | | | Output High Voltage | I <sub>OUT</sub> = 1.0 mA | V <sub>BOOST</sub> = 1.7 | _ | - | V | | | Output Low Voltage | I <sub>OUT</sub> = −1.0 mA | _ | _ | 1.3 | V | | | Charge Pump (DRV) | | | | | | | | Boost Voltage | _ | V <sub>CC</sub> + 6.4 | _ | _ | V | | #### PIN FUNCTION DESCRIPTION | PACKAGE PIN # | | | |---------------|----------------------|--------------------------------------| | 16 Lead PDIP | PIN SYMBOL | FUNCTION | | 1 | OUTPUT | MOSFET gate drive. | | 2 | BOOST | Boost voltage. | | 3 | FLT | Fault time out capacitor. | | 4 | R <sub>OSC</sub> | Oscillator resistor. | | 5 | C <sub>OSC</sub> | Oscillator capacitor. | | 6 | CTL | Pulse width control input. | | 7 | PGND | Power ground for on chip clamp. | | 8 | V <sub>CC</sub> | Positive power supply input. | | 9 | $V_{REG}$ | 5.0 V linear regulator. | | 10 | SNI | Sense inductor current. | | 11 | PMP | Collector of boost power transistor. | | 12 | I <sub>SENSE</sub> - | Current sense minus. | | 13 | I <sub>SENSE+</sub> | Current sense plus. | | 14 | $I_{ADj}$ | Current limit adjust. | | 15 | INH | Output Inhibit. | | 16 | GND | Ground. | Figure 2. Block Diagram #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 5. OUTPUT Voltage (Sinking Current) vs. Temperature Figure 6. OUTPUT Saturation Voltage (Sourcing Current) vs. Temperature #### **APPLICATIONS INFORMATION** #### THEORY OF OPERATION #### Oscillator The IC sets up a constant frequency triangle wave at the $C_{OSC}$ lead whose frequency is related to the external components $R_{OSC}$ and $C_{OSC}$ , by the following equation: Frequency = $$\frac{0.83}{\text{ROSC} \times \text{COSC}}$$ The peak and valley of the triangle wave are proportional to $V_{CC}$ by the following: $$V_{VALLEY} = 0.1 \times V_{CC}$$ $$V_{PEAK} = 0.7 \times V_{CC}$$ This is required to make the voltage compensation function properly. In order to keep the frequency of the oscillator constant the current that charges $C_{OSC}$ must also vary with supply. $R_{OSC}$ sets up the current which charges $C_{OSC}$ . The voltage across $R_{OSC}$ is 50% of $V_{CC}$ and therefore: $$I_{ROSC} = 0.5 \times \frac{V_{CC}}{R_{OSC}}$$ $I_{ROSC}$ is multiplied by (2) internally and transferred to the $C_{OSC}$ lead. Therefore: $$I_{COSC} = \pm \frac{V_{CC}}{R_{OSC}}$$ The period of the oscillator is: $$T = 2C_{OSC} \times \frac{V_{PEAK} - V_{VALLEY}}{I_{COSC}}$$ The $R_{OSC}$ and $C_{OSC}$ components can be varied to create frequencies over the range of 15 Hz to 25 kHz. With the suggested values of 93.1 k $\Omega$ and 470 pF for $R_{OSC}$ and $C_{OSC}$ , the nominal frequency will be approximately 20 kHz. $I_{ROSC}$ , at $V_{CC}=14$ V, will be 66.7 $\mu A.$ $I_{ROSC}$ should not change over a more than 2:1 ratio and therefore $C_{OSC}$ should be changed to adjust the oscillator frequency. #### **Voltage Duty Cycle Conversion** The IC translates an input voltage at the CTL lead into a duty cycle at the OUTPUT lead. The transfer function incorporates ON Semiconductor's patented Voltage Compensation method to keep the average voltage and current across the load constant regardless of fluctuations in the supply voltage. The duty cycle is varied based upon the input voltage and supply voltage by the following equation: Duty Cycle = $$100\% \times \frac{2.8 \times V_{CTL}}{V_{CC}}$$ An internal DC voltage equal to: $$V_{DC} = (1.683 \times V_{CTL}) + V_{VALLEY}$$ is compared to the oscillator voltage to produce the compensated duty cycle. The transfer is set up so that when $V_{CC}=14~V$ the duty cycle will equal $V_{CTL}$ divided by $V_{REG}$ . For example at $V_{CC}=14~V$ , $V_{REG}=5.0~V$ and $V_{CTL}=2.5~V$ , the duty cycle would be 50% at the output. This would place a 7.0 V average voltage across the load. If $V_{CC}$ then drops to 10 V, the IC would change the duty cycle to 70% and hence keep the average load voltage at 7.0 V. Figure 7. Voltage Compensation #### 5.0 V Linear Regulator There is a 5.0 V, 5.0 mA linear regulator available at the $V_{REG}$ lead for external use. This voltage acts as a reference for many internal and external functions. It has a drop out of approximately 1.5 V at room temperature. #### **Current Sense and Timer** The IC differentially monitors the load current on a cycle by cycle basis at the $I_{SENSE+}$ and $I_{SENSE-}$ leads. The differential voltage across these two leads is amplified internally and compared to the voltage at the $I_{ADJ}$ lead. The gain, $A_V$ is set internally and externally by the following equation: $$A_{V} = \frac{VI(ADJ)}{ISENSE+ - ISENSE-} = \frac{37000}{1000 + RCS}$$ The current limit ( $I_{LIM}$ ) is set by the external current sense resistor ( $R_{SENSE}$ ) placed across the $I_{SENSE+}$ and $I_{SENSE-}$ terminals and the voltage at the $I_{ADJ}$ lead. $$I_{LIM} = \frac{1000 + RCS}{37000} \times \frac{V_{I}(ADJ)}{RSENSE}$$ The $R_{CS}$ resistors and $C_{CS}$ components form a differential low pass filter which filters out high frequency noise generated by the switching of the external MOSFET and the associated lead noise. $R_{CS}$ also forms an error term in the gain of the $I_{LIM}$ equation because the $I_{SENSE+}$ and $I_{SENSE-}$ leads are low impedance inputs thereby creating a good current sensing amplifier. Both leads source 50 $\mu$ A while the chip is in run mode. $I_{ADJ}$ should be biased between 1.0 V and 4.0 V. When the current through the external MOSFET exceeds $I_{LIM}$ , an internal latch is set and the output pulls the gate of the MOSFET low for the remainder of the oscillator cycle (fault mode). At the start of the next cycle, the latch is reset and the IC reverts back to run mode until another fault occurs. If a number of faults occur in a given period of time, the IC "times out" and disables the MOSFET for a long period of time to let it cool off. This is accomplished by charging the $C_{FLT}$ capacitor each time an over current condition occurs. If a cycle goes by with no overcurrent fault occurring, an even smaller amount of charge will be removed from $C_{FLT}$ . If enough faults occur together, eventually $C_{FLT}$ will charge up to 2.4 V and the fault latch will be set. The fault latch will not be reset until $C_{FLT}$ discharges to 0.6 V. This action will continue indefinitely if the fault persists. The off time and on time are set by the following: Off Time = $$C_{FLT} \times \frac{2.4V - 0.6V}{4.5 \,\mu\text{A}}$$ On Time = $$C_{FLT} \times \frac{2.4V - 0.6V}{I_{AVG}}$$ where: $$I_{AVG}\,=\,(295.5~\mu A\times DC)\,-\,[4.5~\mu A\times (1\,-\,DC)]$$ $$I_{AVG} = (300 \, \mu A \times DC) - 4.5 \, \mu A$$ #### **Boost Switch Mode Power Supply** The CS4124 has an integrated boost mode power supply which charges the gate of the external high–side MOSFET to greater than 5.0 V above $V_{CC}$ . Three leads are used for voltage boost. They are Boost, PMP and SNI. The PMP lead is the collector of a darlington tied NPN power transistor. This device charges the inductor during its on time. The boost lead is the input to chip from the external reservoir capacitor. The SNI lead is the emitter of the power NPN and is connected externally to the $R_{\rm SNI}$ resistor. The power supply is controlled by the oscillator. At the start of a cycle an R-S flip flop is set the internal power NPN transistor is turned on and energy begins to build up in the inductor. The $R_{SNI}$ resistor sets the peak current of the inductor by tripping a comparator when the voltage across the resistor is 450 mV. The flip flop is reset and the inductor delivers its stored energy to the load. The ripple voltage $(V_{RIPPLE})$ at the Boost lead is controlled by $C_{BOOST}$ . A snubber circuit, made up of a series resistor and capacitor, is required to dampen the ringing of the inductor. A value of 4.0 $\Omega$ is recommended for $R_{SNI}$ . A zener diode is needed between the boost output voltage and the battery. This will clamp the boost lead to a specified value above the battery to prevent damage to the IC. A 9.0 volt zener diode is recommended. #### Sleep State This device will enter into a low current mode ( $< 275 \,\mu A$ ) when CTL lead is brought to less than 0.5 V. All functions are disabled in this mode, except for the regulator. #### Inhibit When the inhibit is greater than 2.5 V the internal latch is set and the external MOSFET will be turned off for the remainder of the oscillator cycle. The latch is then reset at the start of the next cycle. #### Overvoltage Shutdown The IC will disable the output during an overvoltage event. This is a real time fault event and does not set the internal latch and therefore is independent of the oscillator timing (i.e. asynchronous). There is 325 mV (typical) of hysteresis on the overvoltage function. There is no undervoltage lockout. The device will shutdown gracefully once it runs out of headroom. #### **Reverse Battery** The CS4124 will not survive a reverse battery condition. A series diode is required between the battery and the $V_{\rm CC}$ lead for reverse battery. #### **Load Dump** A $10\,\Omega$ resistor, (RS) is placed in series with $V_{CC}$ to limit the current into the IC during $40\,V$ peak transient conditions. #### **PACKAGE DIMENSIONS** DIP-16 **N SUFFIX** CASE 648-08 ISSUE R - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | 11001 | HOUNDED COMMENCE OF HOUNE. | | | | | | |-------|----------------------------|-----------|-------|----------|-------|--| | | | INC | HES | MILLIM | ETERS | | | DII | и | MIN | MAX | MIN | MAX | | | Α | | 0.740 | 0.770 | 18.80 | 19.55 | | | В | Т | 0.250 | 0.270 | 6.35 | 6.85 | | | С | Т | 0.145 | 0.175 | 3.69 | 4.44 | | | D | Т | 0.015 | 0.021 | 0.39 | 0.53 | | | F | T | 0.040 | 0.70 | 1.02 | 1.77 | | | G | T | 0.100 BSC | | 2.54 BSC | | | | Н | Т | 0.050 BSC | | 1.27 BSC | | | | J | Т | 0.008 | 0.015 | 0.21 | 0.38 | | | K | Т | 0.110 | 0.130 | 2.80 | 3.30 | | | L | T | 0.295 | 0.305 | 7.50 | 7.74 | | | M | T | 0° | 10° | 0° | 10 ° | | | S | Т | 0.020 | 0.040 | 0.51 | 1.01 | | #### PACKAGE THERMAL DATA | Parameter | | DIP-16 | Unit | | |-----------------|---------|--------|------|--| | $R_{\Theta JC}$ | Typical | 42 | °C/W | | | $R_{\Theta,JA}$ | Typical | 80 | °C/W | | ## **Notes** ## **Notes** ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. #### **PUBLICATION ORDERING INFORMATION** #### NORTH AMERICA Literature Fulfillment: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: ONlit@hibbertco.com Fax Response Line: 303-675-2167 or 800-344-3810 Toll Free USA/Canada N. American Technical Support: 800-282-9855 Toll Free USA/Canada EUROPE: LDC for ON Semiconductor - European Support German Phone: (+1) 303–308–7140 (Mon–Fri 2:30pm to 7:00pm CET) Email: ONlit-german@hibbertco.com French Phone: (+1) 303–308–7141 (Mon–Fri 2:00pm to 7:00pm CET) Email: ONlit-french@hibbertco.com English Phone: (+1) 303–308–7142 (Mon–Fri 12:00pm to 5:00pm GMT) Email: ONlit@hibbertco.com EUROPEAN TOLL-FREE ACCESS\*: 00-800-4422-3781 \*Available from Germany, France, Italy, UK, Ireland #### CENTRAL/SOUTH AMERICA: Spanish Phone: 303-308-7143 (Mon-Fri 8:00am to 5:00pm MST) Email: ONlit-spanish@hibbertco.com ASIA/PACIFIC: LDC for ON Semiconductor – Asia Support **Phone**: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong & Singapore: 001–800–4422–3781 Email: ONlit-asia@hibbertco.com JAPAN: ON Semiconductor, Japan Customer Focus Center 4–32–1 Nishi–Gotanda, Shinagawa–ku, Tokyo, Japan 141–0031 Phone: 81–3–5740–2745 Email: r14525@onsemi.com ON Semiconductor Website: http://onsemi.com For additional information, please contact your local Sales Representative.