### Description The LX7165 is a digitally controlled step-down regulator IC with an integrated $40m\Omega$ high-side P-channel MOSFET and a $14m\Omega$ low-side N-channel MOSFET. It features Microsemi's proprietary constant-frequency hysteretic control engine for near-instantaneous correction to line/load transients. It does not require high-ESR output capacitors and incorporates energy-saving "PSM" (Power Save or Pulse Skip Mode) at light loads, to extend battery life in mobile applications. The LX7165 has an I<sup>2</sup>C serial interface port for output voltage margining and monitoring if required (it can also operate in default mode). In addition it includes robust fault monitoring functions. The LX7165 will operate from 3V to 5.5V, and is readily available in 4 fixed output voltage options: 0.8, 0.9V, 0.95V, and 0.97V (no voltage divider is necessary). After start up, the reference voltage can be adjusted with I2C with a resolution 4.7mV between 0.6V and 1.2V. The output voltage can also be adjusted with an external voltage divider up to 3.3V. #### **Features** - Constant Frequency Hysteretic Control - Extremely Fast Line/Load Transient Response - ◆ I<sup>2</sup>C for Output Adjustment (3.4Mbps) - ♦ 1.875 MHz Switching Frequency - ♦ Extremely Low-R<sub>DSON</sub> MOSFETS - ♦ Input Voltage Rail 3.3V to 5V - ♦ Greater than 5A Output Current - I<sup>2</sup>C Selectable Power Save Mode for Light-Load Efficiency - ♦ UVLO, OVP, OCP - ♦ 0°C to +85°C Ambient Temperature - ♦ Available in WLCSP-20 (0.4mm pitch) - ♦ RoHS Compliant ### **Applications** - High Performance HDD - Notebooks/Netbooks/Tablets/Slates ### **Other Typical Application Diagrams** Figure 2: Typical 0.9V output schematic without I<sup>2</sup>C implemented Figure 3: A typical 3.3V output schematic with or without I<sup>2</sup>C implemented ## **Pin/Ball Configuration** LX7165 Top View (Ball Side Down) 20-ball Wafer Scale Package LX7165 Bottom View (Ball Side Up) 20-ball Wafer Scale Package #### **Part Marking:** | MSC | XXXX=Device Number | YWWA | |------|-------------------------|--------------------------| | XXXX | E.g.: 6501=LX7165-01CSP | Year/Work Week/Lot Code | | YWWA | 6502=LX7165-02CSP | real, work week/Lot Code | Figure 4: Pinout ### **Ordering Information** | Ambient<br>Temperature | Туре | Package | Set Output<br>Voltage | Part Number | Packaging<br>Type | |------------------------|-----------------|-------------------------------------------|-----------------------|-----------------|---------------------------| | | | | 0.9V | LX7165-01CSP | | | | | | 0.95V | LX7165-02CSP | | | | | | 0.97V | LX7165-03CSP | | | | | | 0.8V | LX7165-05CSP | Rulk | | | | | 0.8V | LX7165-15CSP | bulk | | 0°C to 85°C | RoHS compliant, | HS compliant, NU CSD 20 (0 Amount with b) | 0.8V | LX7165-25CSP | | | 0 0 10 85 0 | Pb-free | WLCSP-20 (0.4mm pitch) | 0.8V | LX7165-35CSP | | | | | | | LX7165-xyCSP* | | | | | | 0.9V | LX7165-01CSP-TR | | | | | | 0.95V | LX7165-02CSP-TR | Type Bulk Tape and Reel | | | | | 0.97V | LX7165-03CSP-TR | таре апи кеег | | | | | 0.8V | LX7165-05CSP-TR | | | | 0.8V | LX7165-15CSP-TR | | |--|------|------------------|--| | | 0.8V | LX7165-25CSP-TR | | | | 0.8V | LX7165-35CSP-TR | | | | | LX7165-xyCSP-TR* | | <sup>\*</sup> Consult factory for other I<sup>2</sup>C slave address and set output voltage options. ### **Pin/Ball Description** | Pin/Ball<br>Number | Pin/Ball<br>Designator | Description | | | | |--------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | A1 | PGOOD | Open Drain status output, requires external pull up resistor. This pin will go low when VOUT is outside the defined power good range, when the die is hotter than the thermal shutdown threshold, when PVIN is above the over voltage threshold, or when PVIN is below the under voltage threshold. PGOOD will go high 45ms after the last of these fault conditions clear. | | | | | I A) I FN I | | Enable for switching regulator. Force high to enable, force low to disable the IC. | | | | | А3 | SCL | Serial clock input for I <sup>2</sup> C. Connect directly to GND if unused. | | | | | A4 | VOUT | Output voltage sense. Connect directly to output rail or resistive voltage divider output. | | | | | B1 | SDA | Serial data bus (bidirectional) for I <sup>2</sup> C. Connect directly to GND if unused. | | | | | B2, B3,<br>C1 – C4 | GND | Ground. Connect to ground plane. | | | | | B4 | AGND | Analog Ground. Connect to ground plane. | | | | | D1, D2<br>E1, E2 | VIN | Input of IC and buck stage. Connect to input rail VIN (between 3V and 5.5V). A minimum input capacitance of one $1\mu F$ and one $22\mu F$ of X5R or better multilayer ceramic, should be placed very close to IC between this node and GND. | | | | | D3, D4<br>E3, E4 | SW | Switching Node. Drives the external L-C low pass filter. | | | | <sup>&</sup>quot;x" is the 2 LSB bits of the binary I<sup>2</sup>C slave address valued 0 to 3; <sup>&</sup>quot;y" is the set output voltage (1 is 0.9V, 2 is 0.95V, 3 is 0.97V, 5 is 0.8V) Page 5 ## 3V to 5.5V, 5A Constant Frequency Hysteretic Synchronous Buck Regulator with I<sup>2</sup>C Production Datasheet ### **Functional Block Diagram** Figure 5: Block Diagram ### **Absolute Maximum Ratings** Performance is not necessarily guaranteed over this entire range. These are maximum stress ratings only. Exceeding these ratings, even momentarily, can cause immediate damage, or negatively impact long-term operating reliability. | | Min | Max | Units | |------------------------------------------|------|--------------|-------| | VIN, SW to GND | -0.3 | 7 | V | | VOUT, SDA, SCL, EN, PGOOD to GND | -0.3 | 7 | V | | SW to GND (Shorter than 50ns) | -2 | 7 | V | | Maximum Junction Temperature | | 150 | °C | | Lead Soldering Temperature (40s, reflow) | | 260 (+0, -5) | °C | | Storage Temperature | -65 | 150 | °C | ### **Operating Ratings** Performance is generally guaranteed over this range as further detailed below under Electrical Characteristics. | | Min | Max | Units | |---------------------|-----|-----|-------| | VIN | 3 | 5.5 | V | | Ambient Temperature | 0 | 85 | °C | | Output Current | | 5 | A | Note: Corresponding Absolute Max Junction Temperature is 150°C. ### **Thermal Properties** | Thermal Resistance | Тур | Units | |--------------------|-----|-------| | $\theta_{JA}$ | 38 | °C/W | **Note:** The $\theta_{JA}$ numbers assume no forced airflow. Junction Temperature is calculated using $T_J = T_A + (P_D \times \theta_{JA})$ . In particular, $\theta_{JA}$ is a function of the PCB construction. The stated number above is for a four-layer board in accordance with JESD-51 (JEDEC). ### **Electrical Characteristics** The following specifications apply over the operating ambient temperature of $0^{\circ}C \le T_A \le 85^{\circ}C$ except where otherwise noted with the following test conditions: VIN = 5V, EN = 5V, SCL = 5V, SDA = 5V, default register settings. Typical values stated, are either by design or by production testing at 25°C ambient. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------------------| | Input Volt | age | | | | | | | Ι <sub>Q</sub> | Input current | I <sub>LOAD</sub> = 0, PSM enabled | 200 | 440 | 600 | μΑ | | I <sub>IN</sub> | Input current at shut down | EN = GND, T <sub>A</sub> = 25°C | | 0.1 | 3 | μΑ | | I <sub>IN_I</sub> 2 | Input current I <sup>2</sup> C shut down | VSEL(7) = low, EN = high | | 100 | 120 | μΑ | | UVLO | Under voltage rising threshold | VIN rising | | 2.6 | 2.8 | V | | UVLO <sub>HYST</sub> | UVLO hysteresis | | | 0.26 | | V | | OVP <sub>R</sub> | Over voltage rising threshold | | 6.25 | | 6.75 | V | | OVP <sub>F</sub> | Over voltage falling threshold | | 5.75 | | 6.2 | V | | Reference | Voltage | | | | | | | V <sub>REFMIN</sub> | Minimum reference voltage | VSEL(6:0) = 00h | 0.588 | 0.6 | 0.612 | V | | V <sub>REFMEAN</sub> | Mean reference voltage | VSEL(6:0) = 40h | 0.888 | 0.9 | 0.912 | V | | V <sub>REFMAX</sub> | Maximum reference voltage | VSEL(6:0) = 7Fh | 1.184 | 1.195 | 1.206 | V | | T <sub>SS</sub> | V <sub>REF</sub> slew rate | SLEW: Ctrl2(2:0) = 011 | 3 | 4 | 5.5 | mV/μs | | T <sub>HICCUP</sub> | Hiccup time | VOUT = 0.2V | | 1.5 | | ms | | Output Vo | ltage | | | | | | | VOUT | Default VOUT | Target based on option: 00 = 0.8V, 01 = 0.9, 10 = 0.95, 11 = 0.97. Measured with respect to target voltage. | -1.5 | 0 | 1.5 | % | | | Line regulation | VIN from 3V to 5.5V, I <sub>LOAD</sub> = 1A.<br>Note 1 | | 0.1 | | % | | | Load regulation | I <sub>LOAD</sub> = 0A to 5A. Note 1 | | -0.23 | | %/A | | | VOUT input current | | | 0 | 1 | μΑ | | V <sub>OUV</sub> | VOUT under | VOUT below this threshold will | 77 | 82 | 85 | %V <sub>REF</sub> | | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------|-------------------------------|----------------------------------------------|-----|-------|------|-------------------| | | voltage threshold | initiate a hiccup sequence | | | | | | SW | | | • | • | • | • | | R <sub>DSON_H</sub> | High side on resistance | VIN = 5V | | 40 | | mΩ | | R <sub>DSON_L</sub> | Low side on resistance | VIN = 5V | | 14 | | mΩ | | ОСР | Current limit | Note 1 | 6.5 | 7.5 | 10.0 | Α | | T <sub>SH</sub> | Thermal shut down threshold | Note 1 | | 150 | | °C | | T <sub>H</sub> | Hysteresis | Note 1 | | 20 | | °C | | F <sub>SW</sub> | PWM switching frequency | | 1.5 | 1.875 | 2.25 | MHz | | R <sub>SWDISC</sub> | SW discharge resistance | EN = low; Discharge: Ctrl2(4) = 1 | 80 | 200 | 1400 | Ω | | EN, SDA (a | as input), SCL | | I | | I . | 1 | | V <sub>IH</sub> | Input high | | 1.1 | | | V | | V <sub>IL</sub> | Input low | | | | 0.4 | V | | V <sub>H</sub> | Hysteresis | | | 0.1 | | V | | III | Input current | | | 0 | 1 | μΑ | | PGOOD | | | | | | | | V <sub>PG90</sub> | PGOOD VOUT<br>lower threshold | VOUT rising, percentage of V <sub>REF</sub> | 85 | 90 | 95 | %V <sub>REF</sub> | | V <sub>PG110</sub> | PGOOD VOUT upper threshold | VOUT falling, percentage of V <sub>REF</sub> | 105 | 110 | 115 | %V <sub>REF</sub> | | V <sub>PGHY</sub> | Hysteresis | Percentage of V <sub>REF</sub> | | 5 | | %V <sub>REF</sub> | | PG <sub>RDSON</sub> | PGOOD pull down resistance | | | 100 | 300 | Ω | | | PGOOD leakage current | | | 0 | 1 | μΑ | | | PGOOD delay | PGOOD rising edge delay | 30 | 45 | 65 | ms | | 7 Bit DAC | • | , <u> </u> | · | | · | 1 | | | Differential<br>linearity | Monotonicity assured by design | | | 0.8 | LSB | Note 1: Guaranteed by design. ### LX7165 # 3V to 5.5V, 5A Constant Frequency Hysteretic Synchronous Buck Regulator with I<sup>2</sup>C Production Datasheet ### **Application Specifics** | Efficiency | I <sub>OUT</sub> = 2.0A, VCC = 5V, VOUT = 3.3V | 95% | | |---------------------|---------------------------------------------------------------------------------------|----------|--| | Efficiency | I <sub>OUT</sub> = 5.0A, VCC = 5V, VOUT = 3.3V | 90% | | | VOUT Min Transient | 0.5 A to 2.5 A load step slews in 660ns, $C_{LOAD} = 3 \times 22 \mu F$ ceramic caps, | 27.2mV | | | voor wiin transient | 0.47μH inductor | | | | VOUT Max transient | 2.5 A to 0.5 A load step slews in 1.6μs, C <sub>LOAD</sub> = 3 x 22μF ceramic caps, | 26.8mV | | | VOOT WAX CLAUSIEUC | L = 0.47µH inductor | 20.01117 | | | Typical Load | DCR = $6.7$ mΩ, IDC = $12.2$ A, ISAT = $16$ A | 0.47μΗ | | | Inductance | DCR = 0.711112, IDC = 12.2A, ISA1 = 10A | | | | Typical Load | 6.377 VED | | | | Capacitance | 6.3V, X5R | | | ### **Layout Recommendations** The LX7165 EVAL Board is a 4-layer board, the thickness of the board is 63mil in total. The second layer to top layer is 7mil, the third layer to the bottom layer is 7mil. The recommended BGA PCB layout shown below requires no microvias or blind vias. Each signal trace can exit the LX7165 directly without any vias under the device. Also, with the bypass capacitors C2, C3 and C8 implemented as shown it can lower the ESL. Please see LX7165 User Guide for additional details. Figure 6: Layout recommendation (TOP layer) Figure 7: Layout recommendation (BOTTOM layer) Figure 8: Closeup of Layout in Region of BGA (note Ground gull-wings and via Stitching to BOTTOM) ### **Typical Performance Curves** ### **Dynamic Response** Figure 9: No load to 0.5A PWM CH2: VOUT, CH4: I<sub>LOAD</sub> Figure 11: 0.5A to 2.5A PWM CH2: VOUT, CH4: I<sub>LOAD</sub> **Figure 10:** No load to 0.5A PSM CH2: VOUT, CH3: SW, CH4: I<sub>LOAD</sub> Figure 12: 0.5A to 2.5A PSM CH2: VOUT, CH4: I<sub>LOAD</sub> # **Typical Performance Curves (Continued)** ### **Dynamic Response (Continued)** Figure 13: 0.5A to 2.5A PWM Rising Edge CH2: VOUT, CH3: SW, CH4: I<sub>LOAD</sub> **Figure 15:** 0.5A to 2.5A PWM Falling Edge CH2: VOUT, CH3: SW, CH4: I<sub>LOAD</sub> **Figure 14:** No load to 0.5A PSM Rising Edge CH2: VOUT, CH3: SW, CH4: I<sub>LOAD</sub> **Figure 16:** No load to 0.5A PSM Falling Edge CH2: VOUT, CH3: SW, CH4: I<sub>LOAD</sub> ### **Typical Performance Curves (Continued)** ### **Efficiency** Figure 17: Efficiency Curves for 5V input Load Current (mA) # **I**<sup>2</sup>C Timing Specifications | Symbol | Parameter | Conditions | _ | 100 pF<br>(*Note2) | C <sub>b</sub> = 400 | pF | Unit | |---------------------|---------------------------------------------------------------------------------------|-------------------|-----|--------------------|-----------------------|-----|------| | | | | Min | Max | Min | Max | | | f <sub>SCHL</sub> | SCL clock frequency | | 0 | 3.4 | 0 | 0.4 | MHz | | t <sub>SU;STA</sub> | Set-up time for a repeated START condition | | 160 | - | 600 | - | ns | | t <sub>HD;STA</sub> | Hold time (repeated) START condition | | 160 | - | 600 | - | ns | | t <sub>LOW</sub> | LOW period of the SCL clock | | 160 | - | 1300 | - | ns | | t <sub>HIGH</sub> | HIGH period of the SCL clock | | 60 | - | 600 | - | ns | | t <sub>SU;DAT</sub> | Data set-up time | | 10 | - | 100 | - | ns | | t <sub>HD;DAT</sub> | Data hold time | | 0 | 70 | 0 | - | ns | | t <sub>rCL</sub> | Rise time of SCL signal | | 10 | 40 | 20*0.1C <sub>b</sub> | 300 | ns | | t <sub>rCL1</sub> | Rise time of SCL signal after a repeated START condition and after an acknowledge bit | | 10 | 80 | 20*0.1C <sub>b</sub> | 300 | ns | | t <sub>fCL</sub> | Fall time of SCL signal | | 10 | 40 | 20*0.1C <sub>b</sub> | 300 | ns | | t <sub>rDA</sub> | Rise time of SDA signal | | 10 | 80 | 20*0.1C <sub>b</sub> | 300 | ns | | t <sub>fDA</sub> | Fall time of SDA signal | | 10 | 80 | 20*0.01C <sub>b</sub> | 300 | ns | | t <sub>SU;STO</sub> | Set-up time for STOP condition | | 160 | - | 600 | - | ns | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | | 160 | - | 1300 | - | ns | | t <sub>VD;DAT</sub> | Data valid time | | - | 160 | - | 900 | ns | | t <sub>VD;ACK</sub> | Data valid acknowledge | | - | 160 | - | 900 | ns | | C <sub>b</sub> | Capacitive load for each bus line | SDA and SCL lines | - | 100 | | 400 | pF | Note 1: All values referred to $V_{IH}(min)$ and $V_{IL}(max)$ levels of I/O stages table. Note 2: Loads in excess of 100pF will restrict bus operation speed below 3.4MHz ### **Operation Theory** ### **Basic Operation** The LX7165 compares VOUT voltage to an internal reference, $V_{REF}$ . When VOUT is lower than $V_{REF}$ , the upper switch turns on and the lower switch turns off. When VOUT is higher than $V_{REF}$ , the upper switch turns off and the lower switch turns on. An internal ramp helps to keep the switching frequency constant over a wide range of output capacitor values and parasitic components (i.e. ESR, ESL). In addition, a frequency control loop keeps the switching frequency constant during continuous conduction mode. At light loads, if enabled, the converter automatically reduces the switching frequency and enters discontinuous conduction to optimize efficiency while ensuring low VOUT ripple voltage. An integrated I<sup>2</sup>C bus interface, operating up to 3.4Mbps, adds the following use programmability to the converter: - 1. On the fly programming of the output voltage in 4.7mV increments. - 2. Enable / Disable the regulator. - Allow PSM or limit operation to only PWM mode. - 4. Set the V<sub>REF</sub> slew rate. - 5. Switch node slew rate control. $$V_{REF} = 0.6V + N_{SEL} \cdot 0.0046875 V$$ $$V_{OUT} = V_{REF} \times \left(1 + \frac{R_{TOP}}{R_{BOTTOM}}\right)$$ $$V_{OUT} = V_{RFF}$$ ### **Operation Theory (Continued)** #### **Over Current Protection** The LX7165 protects against all types of short circuit conditions. Cycle by cycle over current protection turns off the upper switch when the current exceeds the OCP threshold. When this occurs, the upper switch is held off for at least 350ns before being allowed to turn on again. After startup, if VOUT drops below the VOUT under voltage threshold, a hiccup sequence will be initiated where both output switches are shut off for 1.5ms before initiating another soft start cycle. This protects against a crowbar short circuit. The VOUT under voltage detection is not active during start up. #### **Positive Voltage Transitions** After the initial start up sequence, the output voltage can be programmed to a new value by programming the VSEL register bits and then asserting the GO bit. $V_{REF}$ will transition to the new value at the programmed slew rate. The PGOK monitor bit is deasserted during the $V_{REF}$ ramp time, or when VOUT is outside the error envelope. Figure 18: Positive Voltage Transition #### **Negative Voltage Transitions** A negative voltage transition occurs when a lower output voltage is programmed into the VSEL register, and initiated by asserting the GO bit. In PSM, the LX7165 will not discharge the output filter capacitor. Figure 19: Negative Voltage Transition ### Enabling Regulator from I<sup>2</sup>C Bus In addition to the EN pin, the regulator can be enabled and disabled via the I<sup>2</sup>C bus by programming the control register. During disable, the regulator and most of the support circuitry is turned off. However, the I<sup>2</sup>C bus circuitry is still active and may be programmed. ### Switch Node rise rate adjustment The LX7165 can be programmed to operate in a lower emissions mode by slowing down the switch node rise rate. In this mode, the switch node rise rate will slow down 25%, reducing the switching frequency harmonic content. ### I<sup>2</sup>C Interface ### I<sup>2</sup>C Port Functional Description - Simple two wire, bidirectional, serial communication port. - Multiple devices on same bus speeds from 400Kbps (FS-Mode) to 3.4Mbps (HS-Mode). - SOC Master controls bus. - Device listens for the unique address that precedes data. ### General I<sup>2</sup>C Port Description The LX7165 includes an I<sup>2</sup>C compatible serial interface, using two dedicated pins: SCL and SDA for I<sup>2</sup>C clock and data respectively. Each line is externally pulled up to a logic voltage when they are not being controlled by a device on the bus. The LX7165 interface acts as a I<sup>2</sup>C slave that is clocked by the incoming SCL clock. The LX7165 I<sup>2</sup>C port will support both the Fast mode (400kHz max) and typically the High Speed mode(3.4MHz max). The data on the SDA line must be stable during the HIGH period of the clock signal (SCL). The state of the SDA line can only be changed when SCL is LOW (except for start, stop, and restart). ### **Register Map** The LX7165 has four 8-bit user-accessible registers. See Control Register Bit Definition. #### **Slave Address** In the table below, the A1 and A0 are the binary value of the address given in the ordering information shown on page 3. 7 6 5 4 3 2 1 0 1 1 0 0 A2 A1 A0 R/W A2="0" for y=1-3, "1" for y=5 **Table 1**: I<sup>2</sup>C Slave Address #### **START and STOP Commands** When the bus is idle, both SCL and SDA must be high except in the power up case where they may be held high or low during the system power up sequence. The STX SOC (bus master) signals START and STOP bits signify the beginning and the end of the I<sup>2</sup>C transfer. The START condition is defined as the SDA signal transitioning from HIGH to LOW while the SCL line is HIGH. The STOP condition is defined as the SDA transitioning from LOW to HIGH while the SCL is HIGH. The STX SOC acts as the I<sup>2</sup>C master and always generates the START and STOP bits. The I<sup>2</sup>C bus is considered to be busy after START condition and free after STOP condition. During data transfer, STX SOC master can generate repeated START conditions. The START and the repeated START conditions are functionally equivalent. # I<sup>2</sup>C Interface (Continued) #### **Data Transfers** Data is transferred in 8 bit bytes by SDA with the MSB transferred first. Each byte of data has to be followed by an acknowledge (ACK) bit. The acknowledged related clock pulse is generated by the master. The acknowledge occurs when the transmitter master releases the SDA line to a high state during the acknowledge clock. The SDA line must be pulled down by the receiver slave during the 9th clock pulse to signify acknowledgment. A receiver slave which has been addressed must generate an acknowledgement ("ACK") after each byte has been received. After the START condition, the STX SOC (I<sup>2</sup>C) master sends a chip address. The standard I<sup>2</sup>C address is seven bits long. Making the eighth bit a data direction bit (R/W). For the eighth bit (LSB), a "0" indicates a WRITE and a "1" indicates a READ. (For clarification, communications are broken up into 9-bit segments, one byte followed by one bit for acknowledging.) The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register. When a receiver slave doesn't acknowledge the slave address, the data line must be left HIGH by the slave. The master can then generate a STOP command to abort the transfer. If a slave receiver does acknowledge the slave address but, sometime later in the transfer cannot receive any more data bytes, the master must again abort the transfer. This is indicated by the slave generating the not acknowledge on the first byte to follow. The slave leaves the data line HIGH and the master generates the STOP command. The data line is also left high by the slave and master after a slave has transmitted a byte of data to the master in a read operation, but this is a not acknowledge that indicates that the data transfer is successful. ### **Data Transfer Timing for Write Commands** In order to help assure that bad data is not written into the part, data from a write command is only stored after a valid STOP command has been performed. #### I<sup>2</sup>C Electrical Characteristics The minimum HIGH and LOW periods of the SCL clock specified the I<sup>2</sup>C Timing Specification table determine the maximum bit transfer rates of, 400 kbit/s for Fast-mode devices, and 3.4 Mbits/s for HS-mode Plus. Devices must be able to follow transfers at their own maximum bit rates, either by being able to transmit or receive at that speed or by applying the I<sup>2</sup>C clock synchronization procedure, which will force the master into a wait state and stretch the LOW period of the SCL signal. Of course, in the latter case the bit transfer rate is reduced. Figures 22 and Figure 23 show all timing parameters for the HS & FS-mode timing. The 'normal' START condition S does not exist in HS-mode. Timing parameters for Address bits, R/W bit, Acknowledge bit and DATA bits are all the same. Only the rising edge of the first SCL clock signal after an acknowledge bit has a larger value because the external Rp has to pull-up SCL without the help of the internal current-source. # I<sup>2</sup>C Interface (Continued) The HS & FS-mode timing parameters for the bus lines are specified in the I<sup>2</sup>C Timing Specification Table. The minimum HIGH and LOW periods and the maximum rise and fall times of the SCL clock signal determine the highest bit rate. With an internally generated SCL signal with LOW and HIGH level periods of 200ns and 100ns respectively, an HS-mode master fulfills the timing requirements for the external SCL clock pulses (taking the rise and fall times into account) for the maximum bit rate of 3.4 Mbit/s. So a basic frequency of 10 MHz, or a multiple of 10 MHz, can be used by an HS-mode master to generate the SCL signal. There are no limits for maximum HIGH and LOW periods of the SCL clock, and there is no limit for a lowest bit rate. Timing parameters are independent for capacitive load up to 100 pF for each bus line allowing the maximum possible bit rate of 3.4 Mbit/s. At a higher capacitive load on the bus lines, the bit rate decreases gradually. The timing parameters for a capacitive bus load of 400 pF are specified in I<sup>2</sup>C Timing Specification Table, allowing a maximum bit rate of 1.7 Mbit/s. For capacitive bus loads between 100 pF and 400 pF, the timing parameters must be interpolated linearly. Rise and fall times are in accordance with the maximum propagation time of the transmission lines SDA and SCL to prevent reflections of the open ends. Figure 20: Write Protocol Figure 21: Read Protocol # I<sup>2</sup>C Interface (Continued) Figure 22: Definition for FS-Mode devices on the I<sup>2</sup>C Port Figure 23: Timing definition for HS-mode devices on the I<sup>2</sup>C Port ## I<sup>2</sup>C Interface (Continued) Figure 24: Write Cycle Diagram Figure 25: Read Cycle Diagram ### **Control Register Bit Definition** | Bit | Name | Value | Description | |---------|----------------------|-------|------------------------------------------------------------------------------------------------------| | Status | , Address 00h | | | | 7:3 | Reserved | | | | 2 | ОСР | | Latched to 1 if the over current limit is reached. Write a "1" to reset the status flag. | | 1 | ОТР | | Latched to 1 if an over temperature event occurs. Write a "1" to reset the status flag. | | 0 | FB_UVLO | | Latched to 1 if a FB_UVLO event occurs. Write a "1" to reset the status flag. | | Vsel, A | Address 01h, (aka da | c) | | | 7 | ENI | 1-d | Device enabled. | | _ ′ | EN | 0 | Device disabled. | | 6:0 | VSEL[6:0] | | 7-bit DAC value to set $V_{\text{REF}}$ . The default value is determined by the part ordering code. | | | 1 03CI I II. | | | | | | |--------------------------------|-----------------------|------------|---------------------------------------------------------------------------|--|--|--| | Bit | Name | Value | Description | | | | | Ctrl1, Address 02h, (aka reg2) | | | | | | | | 7:6 | Reserved | 00-d | | | | | | 5 | ctrl1 | 1-d | TBD | | | | | 4 | DLY_DIS | 1 | Disable 45ms delay on PGOOD. | | | | | | | 0-d | 45ms delay on PGOOD is enabled. | | | | | 3 | CM/ DATE | 1-d | Normal high efficiency rise rate. | | | | | 3 | SW_RATE | 0 | Reduced switch node rise rate. | | | | | 2 | Reserved | 1-d | | | | | | 2 | | 0 | | | | | | 1 | Reserved | 1-d | | | | | | 1 | | 0 | | | | | | 0 | MODE | 1-d | PWM mode only – NO PSM. | | | | | 0 | | 0 | Power Saving Mode – allows discontinuous conduction. | | | | | Vendo | or ID, Address 03h (F | Read Only) | | | | | | 7:4 | VID[3:0] | 0010 | Microsemi Vendor ID . | | | | | 3:2 | A1A0 | 00 | Designates the slave address version. These bits will correspond to | | | | | 5.2 | | | the two LSB bits. | | | | | 1:0 | VOUT | XX | Designates the default output voltage version, 00=0.8V, 01=0.9V, | | | | | 1.0 | | | 10=0.95V, 11=0.97V. | | | | | Ctrl2, | Address 04h, (aka re | eg4) | | | | | | 7:6 | Reserved | | | | | | | | GO | 1 | Writing to this bit starts a VOUT transition regardless of its initial | | | | | 5 | | | value. | | | | | | | 0-d | The VOUT is ramped to the default VSEL Value. | | | | | | Discharge | 1 | When the regulator is disabled, the output voltage is discharged | | | | | 4 | | | through the SW pin. | | | | | | | 0-d | When the regulator is disabled, the output voltage Is not discharged. | | | | | | PGOK<br>(read only) | 1 | Is high when output is in regulation and V <sub>REF</sub> has stabilized. | | | | | 3 | | 0 | Is low during a output voltage transition or when the output is not in | | | | | | | | regulation. | | | | | | SLEW | 000 | Reserved. | | | | | | | 001 | Reserved. | | | | | | | 010 | V <sub>REF</sub> slews at 2mV/μs. | | | | | 2:0 | | 011-d | V <sub>REF</sub> slews at 4mV/μs; this is the default setting. | | | | | | | 100 | V <sub>REF</sub> slews at 8mV/μs. | | | | | | | 101 | V <sub>REF</sub> slews at 16mV/μs. | | | | | | | 110 | V <sub>REF</sub> slews at 32mV/μs. | | | | | | | 111 | $V_{REF}$ slews at 64mV/ $\mu$ s. | | | | Note: -d is the default value at startup. ### **Package Dimensions** #### WLCSP 20 Ball 0.4mm Pitch | MILLIM | ETERS | INCHES | | |----------|------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MIN | MAX | MIN | MAX | | 0.186 | 0.226 | 0.0073 | 0.0089 | | 0.360 | 0.400 | 0.0142 | 0.0157 | | 0.240 | 0.280 | 0.0094 | 0.0110 | | 1.20 BSC | | 0.0472 BSC | | | | 1.630 | | 0.0642 | | 0.40 | BSC | 0.0157 | 7 BSC | | 1.60 BSC | | 0.0630 BSC | | | | 2.045 | | 0.0805 | | | MIN<br>0.186<br>0.360<br>0.240<br>1.20<br>0.40 | 0.186 | MIN MAX MIN 0.186 0.226 0.0073 0.360 0.400 0.0142 0.240 0.280 0.0094 1.20 BSC 0.0472 1.630 0.40 BSC 0.0157 1.60 BSC 0.0630 | #### Note: 1. Solder ball composition SnAgCu ## **Recommended Footprint** **PRODUCTION DATA** – Information contained in this document is proprietary to Microsemi and is current as of publication date. This document may not be modified in any way without the express written consent of Microsemi. Product processing does not necessarily include testing of all parameters. Microsemi reserves the right to change the configuration and performance of the product and to discontinue product at any time.