# **TOSHIBA** The information contained herein is subject to change without notice. 021023 D TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023 A The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. 021023 B The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or sale are prohibited under any applicable laws and regulations. 060106 Q The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patents or other rights of TOSHIBA or the third parties. 070122\_C The products described in this document are subject to foreign exchange and foreign trade control laws. 060925 E For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions. 030619 S ## **Differences among Products** Differences in Functions | | 86CH49 | 86CM49 | 86PM49 | 86CS49 | 86FS49 | 86FS49A | 86FS49B | | |----------------------------------------------------|-----------------------------------------------------|---------------------|---------------------------------------------------|-------------------------------------------------|---------------------------------------|------------------------------------|---------------------------------------|--| | ROM | 16 Kbytes<br>(Mask) | 32 Kbytes<br>(Mask) | 32 Kbytes<br>(OTP) | 60 Kbytes<br>(Mask) | | 60 Kbytes<br>(Flash) | | | | RAM | 512 bytes | 1 Kbyte | 1 Kbyte | 2 Kbytes | 2 Kbytes | | | | | DBR(note1) | 128 bytes<br>(Flash control register not contained) | | | 128 bytes<br>(Flash control register contained) | | | | | | I/O | | | | 56 pir | ns ( | // 5) | | | | High-current port | | | | 13 pins (sink o | pen drain) | | | | | Interrupt | | | Ex | kternal: 5 interrupts, In | ternal: 19 interrupts | $\rightarrow$ | | | | Timer/counter | | | | 16-bit: 2 ch<br>8-bit: 4 cha | | | | | | UART | | | | 2 chann | nels | 74 | $\langle \rangle$ | | | SIO | | 2 channels | | | | | | | | I <sup>2</sup> C | 1 channel )) | | | | | | | | | Key-on wake-up | 4 Channels | | | | | | | | | 10-bit AD converter (note2) | 16 channels | | | | | | | | | Flash Security | | | N.A. | | Read | protect | Read/Write protect | | | Structurer of<br>TEST pin | R <sub>IN</sub> | O VDD | without protect diode on the VDD side. | VDD<br>VDD<br>RN # m | without-protect-diode-on the VDD side | vDD o without pull down resister m | without protect diode on the VDD side | | | Absolute Maximum<br>Rating of Power<br>supply(VDD) | | | | 6.5V | | | 6.0V | | | Emulation chip | | | 77/^ | TMP86C9 | 49XB | | | | | Package | QFP64-<br>P-1414-<br>0.80A | LQFP6 | 4-P-1414-0.80A<br>4-P-1010-0.50D<br>64-P-750-1.78 | | | 1414-0.80A<br>-1010-0.50D<br>— | | | Note 1: The products with Flash memory (86FS49, 86FS49A, 86FS49B) contain the Flash control register (FLSCR) at 0FFFH in the DBR area. The products with mask ROM or OTP and the emulation chip do not have the FLSCR register. In these devices, therefore, a program that accesses the FLSCR register cannot function properly (executes differently as in the case of a Flash product). Note 2: In this data sheet, the following pin names and register names have been changed from the data sheet of the old edition. Although the names have been changed, their functions remain the same. | | OLD name | NEW name | |-------------------------------|--------------------------|------------------------| | | P60(AIN00) | P60(AIN0) | | | P61(AIN01) | P61(AIN1) | | | P62(AIN02) | P62(AIN2) | | | P63(AIN03) | P63(AIN3) | | | P64(AIN04) | P64(AIN4) | | | P65(AIN05) | P65(AlN5) | | | P66(AIN06) | P66(AIN6) | | AD Converter | P67(AIN07) | P67(A(N7) | | analog input pin name | P70(AIN10) | P70(AIN8) | | energy mpar pur name | P71(AIN11) | P71(AIN9) | | | P72(AIN12) | R72(AIN10) | | | P73(AIN13) | P73(AIN11) | | | P74(AIN14) | P74(AIN12) | | | P75(AIN15) | P75(AIN13) | | | P76(AIN16) | P76(AIN14) | | | P77(AIN17) | P77(AIN15) | | | 0000:AIN00<br>0001:AIN01 | 0000:AIN0<br>0001:AIN1 | | | 0010:AINØ2 | 0010:AIN2 | | | 0011:AJN03 | 0011:AIN3 | | | 0100:AIN04 | 0100:AIN4 | | | 0101;AIN05 | 0101:AIN5) | | | 0110:AIN06 | 0110:AIN6 | | ADCCR1 register <sain></sain> | Ø111:AIN07 | 0/11/:AIN7 | | function name | 1000:AIN10 | 1000:AIN8 | | | 1001:AIN11 | 1001:AIN9 | | | 1010:AIN12 | 1010:AIN10 | | | 1011:AIN13 | \ \ \ 1011:AIN11 | | | 1100:AIN14 | // 1100:AIN12 | | | ) 1101:AIN15 | 1101:AIN13 | | | 1110:AIN16 | 1110:AIN14 | | | 1111:AIN17 | 1111:AIN15 | | | | | #### Differences in Electrical Characteristics - Note 1: With the 86CS49, the operating temperature (Topr) is -20 °C to 85 °C when the supply voltage VDD is less than - Note 2: With the 86F\$49, the supply voltage VDD is specified as two separate ranges. While the MCU is operating, do not change the supply voltage from range (a) to range (b) or from range (b) to range (a). - Note 3: With the 86FS49A, the operating temperature (Topr) is -20 °C to 85 °C when the supply voltage VDD is less than 3.0 V. - Note 4: With the 86FS49A/B, when a program is executing in the Flash memory or when data is being read from the Flash memory, the Flash memory operates in an intermittent manner causing peak currents in the Flash memory momentarily, as shown in Figure. In this case, the supply current IDD (in NORMAL1, NORMAL2 and SLOW1 modes) is defined as the sum of the average peak current and MCU current. - Note 5: About the measurement condition of supply current, V<sub>IL</sub> level of TEST pin is deffrent between 86FS49B and the other 86xx49 series MCUs. The supply current is defined as follows; $V_{IL}$ of TEST pin : $V_{IL} \le 0.1V$ (86FS49B), $V_{IL} \le 0.2V$ (others) It is described in the section "Electrical characteristics" of TMP86FS49B in detail. # Revision History | Date Revision | | | |---------------|---|------------------| | 2007/8/24 | 1 | First Release | | 2008/8/29 | 2 | Contents Revised | ## Caution in Setting the UART Noise Rejection Time When UART is used, settings of RXDNC are limited depending on the transfer clock specified by BRG. The combination "O" is available but please do not select the combination "-". The transfer clock generated by timer/counter interrupt is calculated by the following equation: Transfer clock [Hz] = Timer/counter source clock [Hz] ÷ TTREG set value | | | RXDNC setting | | | | | |-----------------------------------------------------------------|------------------------|----------------------------|---------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------|--| | BRG setting | Transfer<br>clock [Hz] | 00<br>(No noise rejection) | 01<br>(Reject pulses shorter<br>than 31/fc[s] as noise) | Reject pulses shorter than 63/fc[s] as noise) | 11<br>(Reject pulses shorter<br>than 127/fc[s] as<br>noise) | | | 000 | fc/13 | 0 | 0 | 0 | _ | | | 110 | fc/8 | 0 | (7/1 | - | _ | | | (When the transfer clock gen-<br>erated by timer/counter inter- | fc/16 | 0 | | <b>\\-\\\</b> | <u> </u> | | | rupt is the same as the right side column) | fc/32 | 0 | | | _ | | | The setting except the | above | 0 < | | (60) | 0 | | # **Table of Contents** | Differences among Products | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | | | | TMP86FS49BFG | | | 1.1 Features 1.2 Pin Assignment 1.3 Block Diagram 1.4 Pin Names and Functions | . 1<br>. 3<br>. 4<br>. 5 | | 2. Operational Description | | | 2.1 CPU Core Functions 9 2.1.1 Memory Address Map 9 2.1.2 Program Memory (Flash) 9 2.1.3 Data Memory (RAM) 9 2.2 System Clock Controller 10 2.2.1 Clock Generator 10 2.2.2 Timing Generator 12 2.2.2.1 Configuration of timing generator 12 2.2.2.2 Machine cycle 13 2.2.3.1 Single-clock mode 13 | 10 | | 2.2.3.2 Duál-clock móde 2.2.3.3 STOP mode 2.2.4.1 STOP mode 2.2.4.2 IDLE1/2 mode and SLEEP1/2 mode 2.2.4.3 IDLE0 and SLEEP0 modes (IDLE0, SLEER0) 2.2.4.4 SLOW mode 2.3 Reset Circuit 2.3.1 External Reset Input 31 2.3.2 Address trap reset 32 2.3.3 Watchdog timer reset 32 2.3.4 System clock reset 32 | 31 | | 3. Interrupt Control Circuit | | | 3.1 Interrupt latches (IL23 to IL2) 3.2 Interrupt enable register (EIR). 3.2.1 Interrupt master enable flag (IMF) | 35<br>36<br>38 | | 3.3 Interrupt Sequence | 38 | | | 3.3.2.2 Using data transfer instructions 3.3.3 Interrupt return | 42<br>42<br>42 | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | | 3.7 External Interrupts | 43 | | 4. | Special Function Register (SFR) | | | | 4.1 SFR.<br>4.2 DBR. | 45<br>47 | | 5. | I/O Ports | | | | 5.1 Port P0 (P07 to P00) | 52<br>54<br>55<br>56<br>58<br>59 | | <del></del> 6. | Watchdog Timer (WDT) | | | <u> </u> | 6.1 Watchdog Timer Configuration 6.2 Watchdog Timer Control 6.2.1 Malfunction Detection Methods Using the Watchdog Timer 66 6.2.2 Watchdog Timer Enable 67 6.2.3 Watchdog Timer Disable 68 6.2.4 Watchdog Timer Interrupt (INTWDT) 68 | 65<br>66 | | | 6.2.5 Watchdog Timer Reset 69 6.3 Address Trap 6.3.1 Selection of Address Trap in Internal RAM (ATAS) 70 6.3.2 Selection of Operation at Address Trap (ATOUT) 70 6.3.3 Address Trap Interrupt (INTATRAP) 70 6.3.4 Address Trap Reset 71 | 70 | | <u></u><br>7. | Time Base Timer (TBT) | — | | | 7.1 Time Base Timer | 73 | | | 7.2 Divider Output (DVO) | 75 | | 8. 16-Bit TimerCounter 1 (TC1) | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------| | 8.1 Configuration 8.2 TimerCounter Control 8.3 Function 8.3.1 Timer mode 8.3.2 External Trigger Timer Mode 8.3.3 Event Counter Mode 8.3.4 Window Mode 8.3.5 Pulse Width Measurement Mode 8.3.6 Programmable Pulse Generate (PPG) Output Mode | 80<br>82<br>84<br>85<br>86 | . 78 | | 9. 16-Bit Timer/Counter2 (TC2) | $\rightarrow$ | | | 9.1 Configuration 9.2 Control 9.3 Function 9.3.1 Timer mode 9.3.2 Event counter mode 9.3.3 Window mode | 97 | . 93<br>. 94<br>. 95 | | 10. 8-Bit TimerCounter (TC3, TC4) | | | | 10.1 Configuration | | . 99<br>100<br>105 | | 11. 8-Bit TimerCounter (TC5, TC6) | | | | 11.2 TimerCounter Control 11.3 Function 11.3.1 8-Bit Timer Mode (TC5 and 6) 11.3.2 8-Bit Event Counter Mode (TC5, 6) 11.3.3 8-Bit Programmable Divider Output (PDO) Mode (TC5, 6) 11.3.4 8-Bit Pulse Width Modulation (PWM) Output Mode (TC5, 6) 11.3.5 16-Bit Timer Mode (TC5 and 6) 11.3.6 16-Bit Event Counter Mode (TC5 and 6) 11.3.7 16-Bit Pulse Width Modulation (PWM) Output Mode (TC5 and 6) 11.3.8 16-Bit Programmable Pulse Generate (PPG) Output Mode (TC5 and 6) 11.3.9 Warm-Up Counter Mode 11.3.9 Low-Frequency Warm-up Counter Mode | | 119<br>120<br>125 | $(NORMAL1 \rightarrow NORMAL2 \rightarrow SLOW2 \rightarrow SLOW1) \\ 11.3.9.2 \quad High-Frequency Warm-Up Counter Mode \\ (SLOW1 \rightarrow SLOW2 \rightarrow NORMAL2 \rightarrow NORMAL1)$ | 12. Asynchronous Serial interface (UART1 ) | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | 12.1 Configuration 12.2 Control 12.3 Transfer Data Format 12.4 Transfer Rate. 12.5 Data Sampling Method 12.6 STOP Bit Length 12.7 Parity 12.8 Transmit/Receive Operation 12.8.1 Data Transmit Operation 12.8.2 Data Receive Operation 12.9 Status Flag 12.9.1 Parity Error 12.9.2 Framing Error 12.9.3 Overrun Error 12.9.4 Receive Data Buffer Full 12.9.5 Transmit Data Buffer Empty 146 12.9.6 Transmit End Flag | 143<br>143<br>144<br>144<br>144<br>145 | | 13. Asynchronous Serial interface (UART2 ) | | | 13.1 Configuration 13.2 Control 13.3 Transfer Data Format 13.4 Transfer Rate 13.5 Data Sampling Method 13.6 STOP Bit Length 13.7 Parity 13.8 Transmit/Receive Operation 13.8.1 Data Transmit Operation 154 13.8.2 Data Receive Operation 154 13.9 Status Flag 155 13.9.1 Parity Error 155 13.9.2 Framing Error 155 13.9.3 Overruh Error 155 13.9.4 Receive Data Buffer Full 156 13.9.5 Transmit Data Buffer Empty 156 13.9.6 Transmit End Flag 157 | 153<br>154<br>154<br>154 | | 14. Synchronous Serial Interface (SIO1) | | | 14.1 Configuration 14.2 Control 14.3 Function 14.3.1 Serial clock 162 14.3.1.1 Clock source 14.3.1.2 Shift edge 14.3.2 Transfer bit direction 164 | 159<br>160<br>162 | | 14.3.2.1 Transmit mode | | | 14.3.2.2 Receive mode 14.3.2.3 Transmit/receive mode 14.3.3 Transfer modes | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | 14.3.3.1 Transmit mode 14.3.3.2 Receive mode 14.3.3.3 Transmit/receive mode | | | 15. Synchronous Serial Interface (SIO2) | | | 15.1 Configuration 15.2 Control 15.3 Function 15.3.1 Serial clock 15.3.1.1 Clock source 15.3.1.2 Shift edge 15.3.2 Transfer bit direction 15.3.2.1 Transmit mode 15.3.2.2 Receive mode 15.3.3 Transfer modes 15.3.3 Transfer modes 15.3.3 Transmit/receive mode 15.3.3 Receive mode 15.3.3 Receive mode 15.3.3 Transmit/receive mode | 177<br>178<br>180 | | 16. Serial Bus Interface(I2C Bus) Ver D (SBI) | | | 16.1 Configuration 16.2 Control 16.3 Software Reset | 195<br>195<br>195<br>196<br>197 | | 17 10 bit AD Convertor (ADC) | | | 17. 10-bit AD Converter (ADC) | <br>011 | | 17.1 Configuration | 211 | | 17.2 Register configuration 17.3 Function. 17.3.1 Software Start Mode | 212<br>215<br>217<br>218<br>219 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | 18. Key-on Wakeup (KWU) | | | 18.1 Configuration | 221<br>221<br>221 | | 19. Flash Memory | | | 19.1 Flash Memory Control | 224 | | 19.2 Command Sequence | 225 | | 19.2.6 Security Program | 227 $228$ in the | | 20. Serial PROM Mode | | | 20.1 Outline | 233<br>233<br>234 | | 20.3.3 Example Connection for On-Board Writing 235 20.3.4 Activating the Serial PROM Mode 236 20.4 Interface Specifications for UART 20.5 Operation Command 20.6 Operation Mode 20.6.1 Flash Memory Erasing Mode (Operating command: F0H) 241 20.6.2 Flash Memory Writing Mode (Operation command: 30H) 243 20.6.3 RAM Loader Mode (Operation Command: 60H) 246 | 237<br>239<br>239 | | 20.6.4Flash Memory SUM Output Mode (Operation Command: 90H)2420.6.5Product ID Code Output Mode (Operation Command: C0H)2420.6.6Flash Memory Status Output Mode (Operation Command: C3H)25 | 9<br>1 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | 20.6.7 Flash Memory security program Setting Mode (Operation Command: FAH) | | | 20.7 Error Code | . 254 | | 20.8 Checksum (SUM) | . 254 | | 20.8.1 Calculation Method | | | 20.9 Intel Hex Format (Binary) | . 256 | | 20.10 Passwords | . 256 | | 20.10.1 Password String 25 | 7 | | 20.10.2 Handling of Password Error | 7 | | 20.10.3 Password Management during Program Development | | | 20.11 Product ID Code | . 258 | | 20.12 Flash Memory Status Code | . 258 | | | . 260 | | 20.14 Flowchart | . 261 | | 20.15 UART Timing | . 262 | | 21. Input/Output Circuit | | | | 0.00 | | 21.1 Control pins | . 263 | | 21.2 Input/Output Ports | . 264 | | | | | 22. Electrical Characteristics | | | 22.1 Absolute Maximum Ratings) | . 267 | | 22.2 Operating Conditions. | . 268 | | 22.2 Operating Conditions | . 400<br>8 | | 22.2.2 MCU mode (Flash Programming or erasing) 26.2.2.2 MCU mode (Except Flash Programming or erasing) 26. | | | 22.2.3 Serial PROM mode 26 | 9 | | 22.2.3 Serial PROM mode 26 22.3 DC Characteristics 26 | . 270 | | 22.4 AD Characteristics | . 272 | | 22.5 AC Characteristics | . 273 | | 22.6 Flash Characteristics | . 273 | | 22.6.1 Write/Retention Characteristics | 3 | | 22.7 Recommended Oscillating Conditions | . 274 | | 22.8 Handling Precaution A | . 274 | | | | | 23. Package Dimensions | | | | | This is a technical document that describes the operating functions and electrical specifications of the 8-bit microcontroller series TLCS-870/C (LSI). #### CMOS 8-Bit Microcontroller # TMP86FS49BFG The TMP86FS49BFG is a single-chip 8-bit high-speed and high-functionality microcomputer incorporating 61440 bytes of Flash Memory. It is pin-compatible with the TMP86CH49FG/CM49FG/CS49FG (Mask ROM version). The TMP86FS49BFG can realize operations equivalent to those of the TMP86CH49FG/CM49FG/CS49FG by programming the on-chip Flash Memory. | Product No. | ROM<br>(FLASH) | RAM | Package | MaskROM/MCU | Emulation Chip | |--------------|----------------|---------------|--------------------|-------------------------------|----------------| | TMP86FS49BFG | 61440<br>bytes | 2048<br>bytes | QFP64-P-1414-0.80A | TMP86CH49FG/<br>CM49FG/CS49FG | TMP86C949XB | #### 1.1 **Features** - 1. 8-bit single chip microcomputer TLCS-870/C series - Instruction execution time: 0.25 µs (at 16 MHz) 122 µs (at 32.768 kHz) - 132 types & 731 basic instructions - 2. 24interrupt sources (External: 5 Internal (19) - 3. Input / Output ports (56 pins) Large current output: 13pins (Typ. 20mA), LED direct drive - 4. Watchdog Timer - 5. Prescaler - Time base timer - Divider output function - 6. 16-bit timer counter: 1 ch - Timer, External trigger, Window, Pulse width measurement, Event counter, Programmable pulse generate (PPG) modes - 7. 16-bit timer counter: 1 ch - Timer, Event counter, Window modes This product uses the Super Flash® technology under the licence of Silicon Storage Technology, Inc. Super Flash® is registered trademark of Silicon Storage Technology, Inc. - The information contained herein is subject to change without notice. 021023 D TOSHIBA is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing TOSHIBA products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such TOSHIBA products could cause loss of human life, bodily injury or damage to property. In developing your designs, please ensure that TOSHIBA products are used within specified operating ranges as set forth in the most recent TOSHIBA products specifications. Also, please keep in mind the precautions and conditions set forth in the "Handling Guide for Semiconductor Devices," or "TOSHIBA Semiconductor Reliability Handbook" etc. 021023 A The TOSHIBA products listed in this document are intended for usage in general electronics applications (computer, personal equipment, office equipment, measuring equipment, industrial robotics, domestic appliances, etc.). These TOSHIBA products are neither intended nor warranted for usage in equipment that requires extraordinarily high quality and/or reliability or a malfunction or failure of which may cause loss of human life or bodily injury ("Unintended Usage"). Unintended Usage include atomic energy control instruments, airplane or spaceship instruments, transportation instruments, traffic signal instruments, combustion control instruments, medical instruments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's ments, all types of safety devices, etc. Unintended Usage of TOSHIBA products listed in this document shall be made at the customer's own risk. 021023\_B - The products described in this document shall not be used or embedded to any downstream products of which manufacture, use and/or - sale are prohibited under any applicable laws and regulations. 060106\_Q The information contained herein is presented only as a guide for the applications of our products. No responsibility is assumed by TOSHIBA for any infringements of patents or other rights of the third parties which may result from its use. No license is granted by implication or otherwise under any patents or other rights of TOSHIBA or the third parties. 070122\_C - The products described in this document are subject to foreign exchange and foreign trade control laws. 060925\_E - · For a discussion of how the reliability of microcontrollers can be predicted, please refer to Section 1.3 of the chapter entitled Quality and Reliability Assurance/Handling Precautions. 030619\_S 1.1 Features TMP86FS49RFG - 8. 8-bit timer counter: 4 ch - Timer, Event counter, Programmable divider output (PDO), Pulse width modulation (PWM) output, Programmable pulse generation (PPG) modes - 9. 8-bit UART: 2 ch - 10. High-Speed SIO: 2ch - 11. Serial Bus Interface(I<sup>2</sup>C Bus): 1ch - 12. 10-bit successive approximation type AD converter - Analog input: 16 ch - 13. Key-on wakeup: 4 ch - 14. Clock operation Single clock mode Dual clock mode 15. Low power consumption operation STOP mode: Oscillation stops. (Battery/Capacitor back-up.) SLOW1 mode: Low power consumption operation using low-frequency clock.(High-frequency clock stop.) SLOW2 mode: Low power consumption operation using low-frequency clock.(High-frequency clock oscillate.) IDLE0 mode: CPU stops, and only the Time-Based-Timer(TBT) on peripherals operate using high frequency clock. Release by falling edge of the source clock which is set by TBTCR<TBTCK>. IDLE1 mode: CPU stops and peripherals operate using high frequency clock. Release by interruputs(CPU restarts). IDLE2 mode: CPU stops and peripherals operate using high and low frequency clock. Release by interruputs. (CPU restarts). SLEEP0 mode: CPU stops, and only the Time-Based-Timer(TBT) on peripherals operate using low frequency clock. Release by falling edge of the source clock which is set by TBTCR<TBTCK>. SLEEP1 mode CPU stops, and peripherals operate using low frequency clock. Release by interruput.(CPU restarts). SLEEP2 mode: CPU stops and peripherals operate using high and low frequency clock. Release by interruput. 16. Wide operation voltage: 4.5 V to 5.5 V at 16MHz /32.768 kHz 2.7 V to 5.5 V at 8 MHz /32.768 kHz ## 1.2 Pin Assignment 1.3 Block Diagram TMP86FS49BFG ## 1.3 Block Diagram Figure 1-2 Block Diagram ## 1.4 Pin Names and Functions The TMP86FS49BFG has MCU mode, parallel PROM mode, and serial PROM mode. Table 1-1 shows the pin functions in MCU mode. The serial PROM mode is explained later in a separate chapter. Table 1-1 Pin Names and Functions(1/3) | Pin Name | Pin Number | Input/Output | Functions | |------------------------------|------------|--------------|--------------------------------------------------------------------------| | P07<br>INT2 | 17 | IO<br>I | PORT07<br>External interrupt 2 input | | P06<br>SCK1 | 16 | IO<br>IO | PORT06<br>Serial clock input/output 1 | | P05<br>SO1 | 15 | IO<br>O | PORT05<br>Serial data output 1 | | P04<br>SI1 | 14 | IO<br>I | PÓRT04<br>Serial data input 1 | | P03<br>INT1 | 13 | 10 | PORTO3 External interrupt 1 input | | P02<br>TXD1 | 12 | 10 | PORT02<br>UART data output 1 | | P01<br>RXD1<br>BOOT | 11 | 9 | PORT01 UART data input 1 Serial PROM mode control input | | P00<br>INT0 | 10 | 10 | PORT00 External interrupt 0 input | | P17<br>TC6<br>PD06/PWM6/PPG6 | 51 | 10 | PORT17 TC6 input PDO6/PWM6/PPG6 output | | P16<br>TC5<br>PDO5/PWM5 | 50 | | PORT16<br>TC5 input<br>PDO5/PWM5 output | | P15<br>TC2<br>INT3 | 49 | | PORT15 TC2 input External interrupt 3 input | | P14<br>TC4<br>PD04/PWM4/PPG4 | 48 | 10 | PORT14 TC4 input PDO4/PWM4/PPG4 output | | P13<br>TC3<br>PDO3/PWM3 | 47 | 10 | PORT13<br>TC3 input<br>PDO3/PWM3 output | | P12<br>PPG | 46 | )) 10 | PORT12<br>PPG output | | P11 DVO | 45 | 10<br>0 | PORT11<br>Divider Output | | P10<br>TC1 | 44 | IO<br>I | PORT10<br>TC1 input | | P22<br>XTOUT | 7 | 10<br>0 | PORT22 Resonator connecting pins(32.768kHz) for inputting external clock | | P21<br>XTIN | 6 | 10<br>1 | PORT21 Resonator connecting pins(32.768kHz) for inputting external clock | Table 1-1 Pin Names and Functions(2/3) | Pin Name | Pin Number | Input/Output | Functions | |----------------------|------------|--------------|------------------------------------------------------------------------| | P20<br>INT5<br>STOP | 9 | IO<br>I | PORT20<br>External interrupt 5 input<br>STOP mode release signal input | | P37 | 64 | Ю | PORT37 | | P36 | 63 | Ю | PORT36 | | P35 | 62 | Ю | PORT35 | | P34 | 61 | Ю | PORT34 | | P33 | 60 | Ю | PORT33 | | P32 | 59 | Ю | PORT32 | | P31 | 58 | Ю | PORT31 | | P30 | 57 | Ю | (PORT30 | | P47 | 43 | (0) | PORT47 | | P46<br>SCK2 | 42 | 10 | PORT46 Serial clock input/output 2 | | P45<br>SO2 | 41 | 0 | PORT45<br>Serial data output 2 | | P44<br>SI2 | 40 | 10 | PORT44<br>Serial data input 2 | | P43 | 39 | (()) | PORT43 | | P42<br>TXD2 | 38 | 100 | PORT42<br>UART data output 2 | | P41<br>RXD2 | 37 | 0 | PORT41<br>UART data input 2 | | P40 | 36 | | PORT40 | | P54 | 56 | 16 | PORT54 | | P53 | 55 | 10 | PORT53 | | P52 | 54 | 10 | PORT52 | | P51<br>SDA | 53 | 10 | PORT51<br>I2C bus data | | P50<br>SCL | 52 | 10 | PORT50<br>I2C bus clock | | P67<br>AIN7<br>STOP3 | 27 | IO<br>I | PORT67<br>Analog Input7<br>STOP3 input | | P66<br>AIN6<br>STOP2 | 26 | 10<br>1 | PORT66 Analog Input6 STOP2 input | | P65<br>AIN5<br>STOP1 | 25 | 10<br>1 | PORT65 Analog Input5 STOP1 input | | P64<br>AIN4<br>STOP0 | 24 | 10<br>! | PORT64 Analog Input4 STOP0 input | Table 1-1 Pin Names and Functions(3/3) | P63 | Pin Name | Pin Number | Input/Output | Functions | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|--------------|---------------------------------------------------------| | Analog Input2 P61 | | 23 | | | | Aln1 | | 22 | | | | Analog Input | | 21 | | | | Analog Input | | 20 | | | | Analog input14 Analog input14 Analog input14 | | 35 | | | | AIN13 P74 AIN12 32 O PORT74 Analog Input12 P73 AIN11 31 O PORT73 Analog Input10 P72 AIN10 P74 AIN9 P75 AIN9 P76 AIN9 P77 AIN9 P78 AIN9 P79 AIN8 DO PORT71 Analog Input10 P70 Analog Input9 P70 Analog Input9 P70 Analog Input9 P70 Analog Input8 XIN P70 Analog Input9 P70 Analog Input8 XIN P70 Analog Input8 XIN P88 Analog Input8 XIN PRESET Analog Input8 XIN Analog Input8 XIN Analog Input8 XIN Analog Input8 XIN Analog Input8 XIN Analog Input B XIN Analog Input B XIN Analog Input B XIN Analog Input B XIN Analog Base Voltage Input Pin for A/D Conversion AVDD Analog Power Supply VDD 5 I Analog Power Supply | | 34 | | | | AIN12 P73 AIN11 31 31 30 BPORT72 Analog Input10 PORT73 Analog Input10 PORT71 Analog Input10 PORT71 Analog Input10 PORT71 Analog Input8 XIN 28 BRESET BRESET BRESET BRESET BRESET Analog Input8 I Test pin for out-going test. Normally, be fixed to low. VAREF 18 I Analog Base Voltage Input Pin for A/D Conversion AVDD 19 I Analog Power Supply VDD 5 I +5V | | 33 | IO | | | AIN11 P72 AIN10 30 IO PORT72 Analog Input10 P71 AIN9 P70 AIN8 Z8 IO PORT71 Analog Input8 XIN P70 Analog Input8 XIN Resonator connecting pins for high-frequency clock XOUT RESET Reset signal TEST 4 I Test pin for out-going test. Normally, be fixed to low. VAREF 18 I Analog Base Voltage Input Pin for A/D Conversion AVDD 19 I Analog Power Supply VDD 5 I +5V | | 32 | O | | | AIN10 P71 AIN9 P70 AIN8 Z8 IO PORT71 Analog Input9 PORT70 Analog Input9 PORT70 Analog Input8 XIN Z0 Resonator connecting pins for high-frequency clock XOUT 3 OResonator connecting pins for high-frequency clock RESET Reset signal TEST I Test pin for out-going test. Normally, be fixed to low. VAREF 18 I Analog Base Voltage Input Pin for A/D Conversion AVDD 19 I Analog Power Supply VDD 5 I +5V | | 31 | 0 | | | AIN9 P70 AIN8 28 IO PORT70 Analog Input8 XIN 2 Resonator connecting pins for high-frequency clock XOUT 3 O Resonator connecting pins for high-frequency clock RESET 8 Reset signal TEST 4 I Test pin for out-going test. Normally, be fixed to low. VAREF 18 I Analog Base Voltage Input Pin for A/D Conversion AVDD 19 I Analog Power Supply VDD 5 I +5V | | 30 | | | | AIN8 XIN 2 Resonator connecting pins for high-frequency clock XOUT 3 O Resonator connecting pins for high-frequency clock RESET 8 I Reset signal TEST 4 I Test pin for out-going test. Normally, be fixed to low. VAREF 18 I Analog Base Voltage Input Pin for A/D Conversion AVDD 19 I Analog Power Supply VDD 5 I +5V | | 29 | | | | XOUT RESET 8 Reset signal TEST 4 I Test pin for out-going test. Normally, be fixed to low. VAREF 18 I Analog Base Voltage Input Pin for A/D Conversion AVDD 19 I Analog Power Supply VDD 5 I +5V | | 28 | 10/ | | | RESET 8 I Reset signal TEST 4 I Test pin for out-going test. Normally, be fixed to low. VAREF 18 I Analog Base Voltage Input Pin for A/D Conversion AVDD 19 I Analog Power Supply VDD 5 I +5V | XIN | 2 | | Resonator connecting pins for high-frequency clock | | TEST 4 I Test pin for out-going test. Normally, be fixed to low. VAREF 18 I Analog Base Voltage Input Pin for A/D Conversion AVDD 19 I Analog Power Supply VDD 5 I +5V | XOUT | 3 | | Resonator connecting pins for high-frequency clock | | VAREF 18 I Analog Base Voltage Input Pin for A/D Conversion AVDD 19 I Analog Power Supply VDD 5 I +5V | RESET | 8 | | Reset signal | | AVDD 19 I Analog Power Supply VDD 5 I +5V | TEST | 4 | | Test pin for out-going test. Normally, be fixed to low. | | VDD 5 I +5V | VAREF | 18 | - | Analog Base Voltage Input Pin for A/D Conversion | | VDD 1 +5V | AVDD | <u>)</u> 19 | $\wedge$ | Analog Power Supply | | VSS I 0(GND) | VDD | 5 < | | +5V | | | vss | $^1$ | 1 | 0(GND) | TOSHIBA TMP86FS49BFG # 2. Operational Description ## 2.1 CPU Core Functions The CPU core consists of a CPU, a system clock controller, and an interrupt controller. This section provides a description of the CPU core, the program memory, the data memory, and the reset circuit. ## 2.1.1 Memory Address Map The TMP86FS49BFG memory is composed Flash, RAM, DBR(Data buffer register) and SFR(Special function register). They are all mapped in 64-Kbyte address space. Figure 2-1 shows the TMP86FS49BFG memory address map. ## 2.1.2 Program Memory (Flash) The TMP86FS49BFG has a 61440 bytes (Address 1000H to FFFFH) of program memory (Flash ). ## 2.1.3 Data Memory (RAM) The TMP86FS49BFG has 2048 bytes (Address 0040H to 083FH) of internal RAM. The first 192 bytes (0040H to 00FFH) of the internal RAM are located in the direct area; instructions with shorten operations are available against such an area. The data memory contents become unstable when the power supply is turned on; therefore, the data memory should be initialized by an initialization routine. Example :Clears RAM to "00H". (TMP86FS49BFG) ## 2.2 System Clock Controller The system clock controller consists of a clock generator, a timing generator, and a standby controller. Figure 2-2 System Colck Control ### 2.2.1 Clock Generator The clock generator generates the basic clock which provides the system clocks supplied to the CPU core and peripheral hardware. It contains two oscillation circuits: One for the high-frequency clock and one for the low-frequency clock. Power consumption can be reduced by switching of the standby controller to low-power operation based on the low-frequency clock. The high-frequency (fc) clock and low-frequency (fs) clock can easily be obtained by connecting a resonator between the XIN/XOUT and XTIN/XTOUT pins respectively. Clock input from an external oscillator is also possible. In this case, external clock is applied to XIN/XTIN pin with XOUT/XTOUT pin not connected. Figure 2-3 Examples of Resonator Connection Note: The function to monitor the basic clock directly at external is not provided for hardware, however, with disabling all interrupts and watchdog timers, the oscillation frequency can be adjusted by monitoring the pulse which the fixed frequency is outputted to the port by the program. The system to require the adjustment of the oscillation frequency should create the program for the adjustment in advance. ## 2.2.2 Timing Generator The timing generator generates the various system clocks supplied to the CPU core and peripheral hardware from the basic clock (fc or fs). The timing generator provides the following functions. - 1. Generation of main system clock - 2. Generation of divider output (DVO) pulses - 3. Generation of source clocks for time base timer - 4. Generation of source clocks for watchdog timer - 5. Generation of internal source clocks for timer/counters - 6. Generation of warm-up clocks for releasing STOP mode ## 2.2.2.1 Configuration of timing generator The timing generator consists of a 2-stage prescaler, a 21-stage divider, a main system clock generator, and machine cycle counters. An input clock to the 7th stage of the divider depends on the operating mode, SYSCR2<SYSCK> and TBTCR<DV7CK>, that is shown in Figure 2-4. As reset and STOP mode started/canceled, the prescaler and the divider are cleared to "0". Figure 2-4 Configuration of Timing Generator #### **Timing Generator Control Register** - Note 1: In single clock mode, do not set DV7CK to "1". - Note 2: Do not set "1" on DV7CK while the low-frequency clock is not operated stably. - Note 3: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], \*: Don't care - Note 4: In SLOW1/2 and SLEEP1/2 modes, the DV7CK setting is ineffective, and fs is input to the 7th stage of the divider. - Note 5: When STOP mode is entered from NORMAL1/2 mode, the DV7CK setting is ineffective during the warm-up period after release of STOP mode, and the 6th stage of the divider is input to the 7th stage during this period. ## 2.2.2.2 Machine cycle Instruction execution and peripheral hardware operation are synchronized with the main system clock. The minimum instruction execution unit is called an 'machine cycle'. There are a total of 10 different types of instructions for the TLCS-870/C Series: Ranging from 1-cycle instructions which require one machine cycle for execution to 10-cycle instructions which require 10 machine cycles for execution. A machine cycle consists of 4 states (S0 to S3), and each state consists of one main system clock. Figure 2-5 Wachine Cycle ## 2.2.3 Operation Mode Control Circuit The operation mode control circuit starts and stops the oscillation circuits for the high-frequency and low-frequency clocks, and switches the main system clock. There are three operating modes: Single clock mode, dual clock mode and STOP mode. These modes are controlled by the system control registers (SYSCR1 and SYSCR2). Figure 2-6 shows the operating mode transition diagram. ## 2.2.3.1 Single-clock mode Only the oscillation circuit for the high-frequency clock is used, and P21 (XTIN) and P22 (XTOUT) pins are used as input/output ports. The main-system clock is obtained from the high-frequency clock. In the single-clock mode, the machine cycle time is 4/fc [s]. #### (1) NORMAL1 mode In this mode, both the CPU core and on-chip peripherals operate using the high-frequency clock. The TMP86FS49BFG is placed in this mode after reset. #### (2) IDLE1 mode In this mode, the internal oscillation circuit remains active. The CPU and the watchdog timer are halted; however on-chip peripherals remain active (Operate using the high-frequency clock). IDLE1 mode is started by SYSCR2<IDLE> = "1", and IDLE1 mode is released to NORMAL1 mode by an interrupt request from the on-chip peripherals or external interrupt inputs. When the IMF (Interrupt master enable flag) is "1" (Interrupt enable), the execution will resume with the acceptance of the interrupt, and the operation will return to normal after the interrupt service is completed. When the IMF is "0" (Interrupt disable), the execution will resume with the instruction which follows the IDLE1 mode start instruction. #### (3) IDLE0 mode In this mode, all the circuit, except oscillator and the timer-base-timer, stops operation. This mode is enabled by SYSCR2<TGHALT> = "1" When IDLE0 mode starts, the CPU stops and the timing generator stops feeding the clock to the peripheral circuits other than TBT. Then, upon detecting the falling edge of the source clock selected with TBTCR<TBTCK>, the timing generator starts feeding the clock to all peripheral circuits. When returned from IDLE0 mode, the CPU restarts operating, entering NORMAL1 mode back again. IDLE0 mode is entered and returned regardless of how TBTCR TBTEN> is set. When IMF = "1", EF7 (TBT interrupt individual enable flag) = "1", and TBTCR TBTEN> = "1", interrupt processing is performed. When IDLE0 mode is entered while TBTCR TBTEN> = "1", the INTTBT interrupt latch is set after returning to NORMAL1 mode. #### 2.2.3.2 Dual-clock mode Both the high-frequency and low-frequency oscillation circuits are used in this mode. P21 (XTIN) and P22 (XTOUT) pins cannot be used as input/output ports. The main system clock is obtained from the high-frequency clock in NORMAL2 and IDLE2 modes, and is obtained from the low-frequency clock in SLOW and SLEEP modes. The machine cycle time is 4/fc [s] in the NORMAL2 and IDLE2 modes, and 4/fs [s] (122 us at fs = 32.768 kHz) in the SLOW and SLEEP modes. The TLCS-870/C is placed in the signal-clock mode during reset. To use the dual-clock mode, the low-frequency oscillator should be turned on at the start of a program. #### (1) NORMAL2 mode In this mode, the CPU core operates with the high-frequency clock. On-chip peripherals operate using the high-frequency clock and/or low-frequency clock. ## (2) SLOW2 mode In this mode, the CPU core operates with the low-frequency clock, while both the high-frequency clock and the low-frequency clock are operated. As the SYSCR2<SYSCK> becomes "1", the hardware changes into SLOW2 mode. As the SYSCR2<SYSCK> becomes "0", the hardware changes into NORMAL2 mode. As the SYSCR2<XEN> becomes "0", the hardware changes into SLOW1 mode. Do not clear SYSCR2<XTEN> to "0" during SLOW2 mode. #### (3) SLOW1 mode This mode can be used to reduce power-consumption by turning off oscillation of the high-frequency clock. The CPU core and on-chip peripherals operate using the low-frequency clock. Switching back and forth between SLOW1 and SLOW2 modes are performed by SYSCR2<XEN>. In SLOW1 and SLEEP modes, the input clock to the 1st stage of the divider is stopped; output from the 1st to 6th stages is also stopped. #### (4) IDLE2 mode In this mode, the internal oscillation circuit remain active. The CPU and the watchdog timer are halted; however, on-chip peripherals remain active (Operate using the high-frequency clock and/or the low-frequency clock). Starting and releasing of IDLE2 mode are the same as for IDLE1 mode, except that operation returns to NORMAL2 mode. #### (5) SLEEP1 mode In this mode, the internal oscillation circuit of the low-frequency clock remains active. The CPU, the watchdog timer, and the internal oscillation circuit of the high-frequency clock are halted; how-ever, on-chip peripherals remain active (Operate using the low-frequency clock). Starting and releasing of SLEEP mode are the same as for IDLE1 mode, except that operation returns to SLOW1 mode. In SLOW1 and SLEEP1 modes, the input clock to the 1st stage of the divider is stopped; output from the 1st to 6th stages is also stopped. #### (6) SLEEP2 mode The SLEEP2 mode is the idle mode corresponding to the SLOW2 mode. The status under the SLEEP2 mode is same as that under the SLEEP1 mode, except for the oscillation circuit of the high-frequency clock. #### (7) SLEEP0 mode In this mode, all the circuit, except oscillator and the timer-base-timer, stops operation. This mode is enabled by setting "1" on bit SYSCR2<TGHALT. When SLEEPO mode starts, the CPU stops and the timing generator stops feeding the clock to the peripheral circuits other than TBT. Then, upon detecting the falling edge of the source clock selected with TBTCR<TBTCK>, the timing generator starts feeding the clock to all peripheral circuits. When returned from SLEEP0 mode, the CPU restarts operating, entering SLOW1 mode back again. SLEEP0 mode is entered and returned regardless of how TBTCR<TBTEN> is set. When IMF = "1", EF7 (TBT interrupt individual enable flag) = "1", and TBTCR<TBTEN> = "1", interrupt processing is performed. When SLEEP0 mode is entered while TBTCR<TBTEN> = "1", the INTTBT interrupt latch is set after returning to SLOW1 mode. ### 2.2.3.3 STOP mode In this mode, the internal oscillation circuit is turned off, causing all system operations to be halted. The internal status immediately prior to the halt is held with a lowest power consumption during STOP mode. STOP mode is started by the system control register 1 (SYSCR1), and STOP mode is released by a inputting (Either level-sensitive or edge-sensitive can be programmably selected) to the $\overline{\text{STOP}}$ pin. After the warm-up period is completed, the execution resumes with the instruction which follows the STOP mode start instruction. Note 1: NORMAL1 and NORMAL2 modes are generically called NORMAL; SLOW1 and SLOW2 are called SLOW; IDLE0, IDLE1 and IDLE2 are called IDLE; SLEEP0, SLEEP1 and SLEEP2 are called SLEEP. Note 2: The mode is released by falling edge of TBTCR<TBTCK> setting. Figure 2-6 Operating Mode Transition Diagram Table 2-1 Operating Mode and Conditions | | ` | <u> </u> | | | | | | |----------------|---------|----------------------------------------|------------------|-----------------------------|---------|----------------------|-----------------------| | Operating Mode | | Osci<br>High<br>Frequency | Low<br>Frequency | CPU Core | ТВТ | Other<br>Peripherals | Machine Cycle<br>Time | | _ (( | RESET | | Stop | Reset | Reset | Reset | 4/fc [s] | | | NORMAL1 | | | Operate | | Operate | | | Single clock | IDLE1 | Oscillation | | | Operate | | | | | IDLE0 | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | Halt | | Halt | | | | STOP | Stop | | | Halt | | - | | | NORMAL2 | - Oscillation | Oscillation | Operate with high frequency | | Operate | 4/fc [s] | | Dual clock | IDLE2 | | | Halt | Operate | | | | | SLOW2 | | | Operate with low frequency | | | | | | SLEEP2 | | | Halt | | | | | | SLOW1 | Stop | | Operate with low frequency | | | 4/fs [s] | | | SLEEP1 | | | Halt | | | | | | SLEEP0 | | | | | - Halt | | | | STOP | | Stop | | Halt | | - | #### System Control Register 1 SYSCR1 7 6 5 4 3 2 1 0 (0038H) STOP RELM RETM OUTEN WUT (Initial value: 0000 00\*\*) | STOP | STOP mode start | 0: CPU core and peripherals remain active 1: CPU core and peripherals are halted (Start STOP mode) | R/W | | |-------|-------------------------------------|----------------------------------------------------------------------------------------------------|-----|--| | RELM | Release method for STOP mode | 0: Edge-sensitive release 1: Level-sensitive release | | | | RETM | Operating mode after STOP mode | 0: Return to NORMAL1/2 mode 1: Return to SLOW1 mode | R/W | | | OUTEN | Port output during STOP mode | 0: High impedance 1: Output kept | | | | | Warm-up time at releasing STOP mode | Return to NORMAL mode Return to SLOW mode | | | | WUT | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | R/W | | - Note 1: Always set RETM to "0" when transiting from NORMAL mode to STOP mode. Always set RETM to "1" when transiting from SLOW mode to STOP mode. - Note 2: When STOP mode is released with RESET pin input, a return is made to NORMAL1 regardless of the RETM contents. - Note 3: fc: High-frequency clock [Hz], fs: Low-frequency-clock [Hz], \*; Don't care - Note 4: Bits 1 and 0 in SYSCR1 are read as undefined data when a read instruction is executed. - Note 5: As the hardware becomes STOP mode under OUTEN = "0", input value is fixed to "0"; therefore it may cause external interrupt request on account of falling edge. - Note 6: When the key-on wakeup is used, RELM-should be set to "1". - Note 7: Port P20 is used as STOP pin. Therefore, when stop mode is started, OUTEN does not affect to P20, and P20 becomes High-Z mode. - Note 8: The warmig-up time should be set correctly for using oscillator, #### System Control Register 2 SYSCR2 7 6 5 4 3 7 1 0 (0039H) XEN XTEN SYSCK IDLE TGHALT (Initial value: 1000 \*0\*\*) | | XEN | High-frequency oscillator control | 0: Turn off oscillation 1: Turn on oscillation | | |----|--------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----| | | XTEN | Low-frequency oscillator control | 0: Turn off oscillation 1: Turn on oscillation | R/W | | / | SYSCK | Main system clock select<br>(Write)/main system clock moni-<br>tor (Read) | 0: High-frequency clock (NORMAL1/NORMAL2/IDLE1/IDLE2) 1: Low-frequency clock (SLOW1/SLOW2/SLEEP1/SLEEP2) | | | / | IDLE | CPU and watchdog timer control (IDLE1/2 and SLEEP1/2 modes) | CPU and watchdog timer remain active CPU and watchdog timer are stopped (Start IDLE1/2 and SLEEP1/2 modes) | | | // | TGHALT | TG control (IDLE0 and SLEEP0 modes) | Feeding clock to all peripherals from TG Stop feeding clock to peripherals except TBT from TG. (Start IDLE0 and SLEEP0 modes) | R/W | - Note 1: A reset is applied if both XEN and XTEN are cleared to "0", XEN is cleared to "0" when SYSCK = "0", or XTEN is cleared to "0" when SYSCK = "1". - Note 2: \*: Don't care, TG: Timing generator, \*; Don't care - Note 3: Bits 3, 1 and 0 in SYSCR2 are always read as undefined value. - Note 4: Do not set IDLE and TGHALT to "1" simultaneously. - Note 5: Because returning from IDLE0/SLEEP0 to NORMAL1/SLOW1 is executed by the asynchronous internal clock, the period of IDLE0/SLEEP0 mode might be shorter than the period setting by TBTCR<TBTCK>. - Note 6: When IDLE1/2 or SLEEP1/2 mode is released, IDLE is automatically cleared to "0". - Note 7: When IDLE0 or SLEEP0 mode is released, TGHALT is automatically cleared to "0". - Note 8: Before setting TGHALT to "1", be sure to stop peripherals. If peripherals are not stopped, the interrupt latch of peripherals may be set after IDLE0 or SLEEP0 mode is released. ## 2.2.4 Operating Mode Control #### 2.2.4.1 STOP mode STOP mode is controlled by the system control register 1, the STOP pin input and key-on wakeup input (STOP3 to STOP0) which is controlled by the STOP mode release control register (STOPCR). The STOP pin is also used both as a port P20 and an INT5 (external interrupt input 5) pin. STOP mode is started by setting SYSCR1<STOP> to "1". During STOP mode, the following status is maintained. - 1. Oscillations are turned off, and all internal operations are halted. - 2. The data memory, registers, the program status word and port output latches are all held in the status in effect before STOP mode was entered. - 3. The prescaler and the divider of the timing generator are cleared to "0". - 4. The program counter holds the address 2 ahead of the instruction (e.g., [SET (SYSCR1).7]) which started STOP mode. STOP mode includes a level-sensitive mode and an edge-sensitive mode, either of which can be selected with the SYSCR1<RELM>. Do not use any key-on wakeup input (STOP3 to STOP0) for releasing STOP mode in edge-sensitive mode. Note 1: The STOP mode can be released by either the STOP or key-on wakeup pin (STOP3 to STOP0). However, because the STOP pin is different from the key-on wakeup and can not inhibit the release input, the STOP pin must be used for releasing STOP mode. Note 2: During STOP period (from start of STOP mode to end of warm up), due to changes in the external interrupt pin signal, interrupt latches may be set to "1" and interrupts may be accepted immediately after STOP mode is released. Before starting STOP mode, therefore, disable interrupts. Also, before enabling interrupts after STOP mode is released, clear unnecessary interrupt latches. #### (1) Level-sensitive release mode (RELM = "1") In this mode, STOP mode is released by setting the STOP pin high or setting the STOP3 to STOP0 pin input which is enabled by STOPCR. This mode is used for capacitor backup when the main power supply is cut off and long term battery backup. Even if an instruction for starting STOP mode is executed while STOP pin input is high or STOP3 to STOP0 input is low, STOP mode does not start but instead the warm-up sequence starts immediately. Thus, to start STOP mode in the level-sensitive release mode, it is necessary for the program to first confirm that the STOP pin input is low or STOP3 to STOP0 input is high. The following two methods can be used for confirmation. - 1. Testing a port. - 2. Using an external interrupt input INT5 (INT5 is a falling edge-sensitive input). Example 1 :Starting STOP mode from NORMAL mode by testing a port P20. Example 2 :Starting STOP mode from NORMAL mode with an INT5 interrupt. Figure 2-7 Level-sensitive Release Mode Note 1: Even if the STOP pin input is low after warm up start, the STOP mode is not restarted. Note 2: In this case of changing to the level-sensitive mode from the edge-sensitive mode, the release mode is not switched until a rising edge of the STOP pin input is detected. ## (2) Edge-sensitive release mode (RELM = "0") In this mode, STOP mode is released by a rising edge of the $\overline{\text{STOP}}$ pin input. This is used in applications where a relatively short program is executed repeatedly at periodic intervals. This periodic signal (for example, a clock from a low-power consumption oscillator) is input to the $\overline{\text{STOP}}$ pin. In the edge-sensitive release mode, STOP mode is started even when the $\overline{\text{STOP}}$ pin input is high level. Do not use any STOP3 to STOP0 pin input for releasing STOP mode in edge-sensitive release mode. Figure 2-8 Edge-sensitive Release Mode STOP mode is released by the following sequence. - In the dual-clock mode, when returning to NORMAL2, both the high-frequency and low-frequency clock oscillators are turned on; when returning to SLOW1 mode, only the low-frequency clock oscillator is turned on. In the single-clock mode, only the high-frequency clock oscillator is turned on. - 2. A warm-up period is inserted to allow oscillation time to stabilize. During warm up, all internal operations remain halted. Four different warm-up times can be selected with the SYSCR1<WUT> in accordance with the resonator characteristics. - 3. When the warm-up time has elapsed, normal operation resumes with the instruction following the STOP mode start instruction. - Note 1: When the STOP mode is released, the start is made after the prescaler and the divider of the timing generator are cleared to "0". - Note 2: STOP mode can also be released by inputting low level on the RESET pin, which immediately performs the normal reset operation. - Note 3: When STOP mode is released with a low hold voltage, the following cautions must be observed. The power supply voltage must be at the operating voltage level before releasing STOP mode. The RESET pin input must also be "H" level, rising together with the power supply voltage. In this case, if an external time constant circuit has been connected, the RESET pin input voltage will increase at a slower pace than the power supply voltage. At this time, there is a danger that a reset may occur if input voltage level of the RESET pin drops below the non-inverting high-level input voltage (Hysteresis input). Table 2-2 Warm-up Time Example (at fc = 16.0 MHz, fs = 32.768 kHz) | WUT | Warm-up | Time [ms] | |-----|-----------------------|---------------------| | WOT | Return to NORMAL Mode | Return to SLOW Mode | | 00 | 12.288 | 750 | | 01 | ( 4.096 | 2,50 | | 10 | 3.072 | 5.85 | | 11 | 1.024 | 1.95 | Note 1: The warm-up time is obtained by dividing the basic clock by the divider. Therefore, the warm-up time may include a certain amount of error if there is any fluctuation of the oscillation frequency when STOP mode is released. Thus, the warm-up time must be considered as an approximate value. Figure 2-9 STOP Mode Start/Release #### 2.2.4.2 IDLE1/2 mode and SLEEP1/2 mode IDLE1/2 and SLEEP1/2 modes are controlled by the system control register 2 (SYSCR2) and maskable interrupts. The following status is maintained during these modes. - 1. Operation of the CPU and watchdog timer (WDT) is halted. On-chip peripherals continue to operate. - 2. The data memory, CPU registers, program status word and port output latches are all held in the status in effect before these modes were entered. - 3. The program counter holds the address 2 ahead of the instruction which starts these modes. Figure 2-10 IDLE1/2 and SLEEP1/2 Modes #### • Start the IDLE1/2 and SLEEP1/2 modes After IMF is set to "0", set the individual interrupt enable flag (EF) which releases IDLE1/2 and SLEEP1/2 modes. To start IDLE1/2 and SLEEP1/2 modes, set SYSCR2<IDLE> to "1". #### • Release the IDLE1/2 and SLEEP1/2 modes IDLE1/2 and SLEEP1/2 modes include a normal release mode and an interrupt release mode. These modes are selected by interrupt master enable flag (IMF). After releasing IDLE1/2 and SLEEP1/2 modes, the SYSCR2<IDLE> is automatically cleared to "0" and the operation mode is returned to the mode preceding IDLE1/2 and SLEEP1/2 modes. IDLE1/2 and SLEEP1/2 modes can also be released by inputting low level on the RESET pin. After releasing reset, the operation mode is started from NORMAL1 mode. #### (1) Normal release mode (IMF = "0") IDLE1/2 and SLEEP1/2 modes are released by any interrupt source enabled by the individual interrupt enable flag (EF). After the interrupt is generated, the program operation is resumed from the instruction following the IDLE1/2 and SLEEP1/2 modes start instruction. Normally, the interrupt latches (IL) of the interrupt source used for releasing must be cleared to "0" by load instructions. #### (2) Interrupt release mode (IMF = "1") IDLE1/2 and SLEEP1/2 modes are released by any interrupt source enabled with the individual interrupt enable flag (EF) and the interrupt processing is started. After the interrupt is processed, the program operation is resumed from the instruction following the instruction, which starts IDLE1/2 and SLEEP1/2 modes. Note: When a watchdog time interrupts is generated immediately before IDLE1/2 and SLEEP1/2 modes are started, the watchdog timer interrupt will be processed but IDLE1/2 and SLEEP1/2 modes will not be started. Figure 2-11 IDLE1/2 and SLEEP1/2 Modes Start/Release ### 2.2.4.3 IDLE0 and SLEEP0 modes (IDLE0, SLEEP0) IDLE0 and SLEEP0 modes are controlled by the system control register 2 (SYSCR2) and the time base timer control register (TBTCR). The following status is maintained during IDLE0 and SLEEP0 modes. 1. Timing generator stops feeding clock to peripherals except TBT. Note: Before starting IDLE0 or SLEEP0 mode, be sure to stop (Disable) peripherals. - 2. The data memory, CPU registers, program status word and port output latches are all held in the status in effect before IDLE0 and SLEEP0 modes were entered. - 3. The program counter holds the address 2 ahead of the instruction which starts IDLE0 and SLEEP0 modes. Stopping peripherals by instruction/ Starting IDLE(0, SLEEP) modes by instruction CPU and WDT are halted Reset input Ν̈́ο source clock falling No TBTCR<TBTEN> TBT interrupt enable Yes (Normal release mode) IMF = "1" Yes (Interrupt release mode) Interrupt processing Execution of the instruction which follows the IDLE0, SLEEP0 modes start instruction Figure 2-12 IDLE0 and SLEEP0 Modes #### · Start the IDLE0 and SLEEP0 modes Stop (Disable) peripherals such as a timer counter. To start IDLE0 and SLEEP0 modes, set SYSCR2<TGHALT> to "1". #### Release the IDLE0 and SLEEP0 modes IDLE0 and SLEEP0 modes include a normal release mode and an interrupt release mode. These modes are selected by interrupt master flag (IMF), the individual interrupt enable flag of TBT and TBTCR<TBTEN>. After releasing IDLE0 and SLEEP0 modes, the SYSCR2 TGHALT> is automatically cleared to "0" and the operation mode is returned to the mode preceding IDLE0 and SLEEP0 modes. Before starting the IDLE0 or SLEEP0 mode, when the TBTCR TBTEN> is set to "1", INTTBT interrupt latch is set to "1". IDLE0 and SLEEP0 modes can also be released by inputting low level on the RESET pin. After releasing reset, the operation mode is started from NORMAL1 mode. Note: IDLE0 and SLEEP0 modes start/release without reference to TBTCR<TBTEN> setting. ### (1) Normal release mode (IMF•EF7•TBTCR×TBTEN> = "0" IDLE0 and SLEEP0 modes are released by the source clock falling edge, which is setting by the TBTCR<TBTCK>. After the falling edge is detected, the program operation is resumed from the instruction following the IDLE0 and SLEEP0 modes start instruction. Before starting the IDLE0 or SLEEP0 mode, when the TBTCR<TBTEN> is set to "1", INTTBT interrupt latch is set to "1". #### (2) Interrupt release mode (IMF•EF7•TBTCR<TBTEN> = "1") IDLE0 and SLEEP0 modes are released by the source clock falling edge, which is setting by the TBTCR<TBTCK and INTTBT interrupt processing is started. Note 1: Because returning from IDLE0, \$LEEP0 to NORMAL1, SLOW1 is executed by the asynchronous internal clock, the period of IDLE0, SLEEP0 mode might be the shorter than the period setting by TBTCR<TBTCK>. Note 2: When a watchdog timer interrupt is generated immediately before IDLE0/SLEEP0 mode is started, the watchdog timer interrupt will be processed but IDLE0/SLEEP0 mode will not be started. Figure 2-13 IDLE0 and SLEEP0 Modes Start/Release #### 2.2.4.4 SLOW mode SLOW mode is controlled by the system control register 2 (SYSCR2). The following is the methods to switch the mode with the warm-up counter. #### Switching from NORMAL2 mode to SLOW1 mode First, set SYSCR2<SYSCK> to switch the main system clock to the low-frequency clock for SLOW2 mode. Next, clear SYSCR2<XEN> to turn off high-frequency oscillation. Note: The high-frequency clock can be continued oscillation in order to return to NORMAL2 mode from SLOW mode quickly. Always turn off oscillation of high-frequency clock when switching from SLOW mode to stop mode. Example 1: Switching from NORMAL2 mode to SLOW1 mode. SET (SYSCR2). 5 ; SYSCR2<\$YSCK> ← (Switches the main system clock to the low-frequency (Switches the main system clock to the low-frequency clock) clock for SLQW2) CLR (SYSCR2). 7 ; SYSCR2<XEN> ← 0 (Turns off high-frequency oscillation) Example 2 :Switching to the SLOW1 mode after low-frequency clock has stabilized. SYSCR2<XTEN> ← 1 SET (SYSCR2). 6 Sets mode for TC6, 5 (16-bit mode, fs for source) LD (TC5CR), 43H LD (TC6CR), 05H ; Sets warming-up counter mode LDW (TTREG5), 8000H ; Sets warm-up time (Depend on oscillator accompanied) DI ; IMF **← 0** (EIRE). 2 SET ; Enables INTTC6 EJ IMF ← (TC6CR). 3 SET Starts TC6, 5 PINTTC6: (CLR (TC6CR). 3 Stops TC6, 5 CI R (SYSCR2) 5 : SYSCR2<SYSCK> ← 1 (SY\$CR2). ; SYSCR2<XEN> $\leftarrow$ 0 (Turns off high-frequency oscillation) RETI VINTTC6: DW PINTTC6 ; INTTC6 vector table #### (2) Switching from SLOW1 mode to NORMAL2 mode First, set SYSCR2<XEN> to turn on the high-frequency oscillation. When time for stabilization (Warm up) has been taken by the timer/counter (TC6,TC5), clear SYSCR2<SYSCK> to switch the main system clock to the high-frequency clock. SLOW mode can also be released by inputting low level on the RESET pin. After releasing reset, the operation mode is started from NORMAL1 mode. Note: After SYSCK is cleared to "0", executing the instructions is continued by the low-frequency clock for the period synchronized with low-frequency and high-frequency clocks. Example :Switching from the SLOW1 mode to the NORMAL2 mode (fc = 16 MHz, warm-up time is 4.0 ms). Figure 2-14 Switching between the NORMAL2 and SLOW Modes TOSHIRA TMP86FS49BFG ### 2.3 Reset Circuit The TMP86FS49BFG has four types of reset generation procedures: An external reset input, an address trap reset, a watchdog timer reset and a system clock reset. Of these reset, the address trap reset, the watchdog timer and the system clock reset are a malfunction reset. When the malfunction reset request is detected, reset occurs during the maximum 24/fc[s]. The malfunction reset circuit such as watchdog timer reset, address trap reset and system clock reset is not initialized when power is turned on. Therefore, reset may occur during maximum 24/fc[s] (1.5µs at 16.0 MHz) when power is turned on. Table 2-3 shows on-chip hardware initialization by reset action. Table 2-3 Initializing Internal Status by Reset Action | On-chip Hardware | | Initial Value | On-chip Hardware | Initial Value | |--------------------------------------------------------------|-------|-----------------|-------------------------------------------|-----------------------------| | Program counter | (PC) | (FFFEH) | $\mathcal{A}(\mathcal{A})$ | | | Stack pointer | (SP) | Not initialized | Prescaler and divider of timing generator | 20 | | General-purpose registers<br>(W, A, B, C, D, E, H, L, IX, IY | ′) | Not initialized | | | | Jump status flag | (JF) | Not initialized | Watchdog timer | Enable | | Zero flag | (ZF) | Not initialized | | | | Carry flag | (CF) | Not initialized | | | | Half carry flag | (HF) | Not initialized | Output latches of I/O ports | Refer to I/O port circuitry | | Sign flag | (SF) | Not initialized | Output lateries of 1/O ports | Refer to 1/O port circuitry | | Overflow flag | (VF) | Not initialized | | | | Interrupt master enable flag | (IMF) | (0) | | | | Interrupt individual enable flags | (EF) | 0 | Control registeds | Refer to each of control | | Interrupt latches | (IL) | ( 0 | Control registers | register | | | | | RAM | Not initialized | ### 2.3.1 External Reset Input The RESET pin contains a Schmitt trigger (Hysteresis) with an internal pull-up resistor. When the RESET pin is held at "L" level for at least 3 machine cycles (12/fc [s]) with the power supply voltage within the operating voltage range and oscillation stable, a reset is applied and the internal state is initialized. When the RESET pin input goes high, the reset operation is released and the program execution starts at the vector address stored at addresses FFFEH to FFFFH. Figure 2-15 Reset Circuit ### 2.3.2 Address trap reset If the CPU should start looping for some cause such as noise and an attempt be made to fetch an instruction from the on-chip RAM (when WDTCR1<ATAS> is set to "1"), DBR or the SFR area, address trap reset will be generated. The reset time is maximum 24/fc[s] (1.5µs at 16.0 MHz). Note: The operating mode under address trapped is alternative of reset or interrupt. The address trap area is alternative. Note 1: Address "a" is in the SFR, DBR or on-chip RAM (WDTCR1<ATAS> (# "1") space. Note 2: During reset release, reset vector "r" is read out, and an instruction at address "r" is fetched and decoded. Figure 2-16 Address Trap Reset ### 2.3.3 Watchdog timer reset Refer to Section "Watchdog Timer". ## 2.3.4 System clock reset If the condition as follows is detected, the system clock reset occurs automatically to prevent dead lock of the CPU. (The oscillation is continued without stopping.) - In case of clearing SYSCR2<XEN> and SYSCR2<XTEN> simultaneously to "0". - In case of clearing SYSCR2<XEN> to "0", when the SYSCR2<SYSCK> is "0". - In case of clearing SYSCR2<XTEN> to "0", when the SYSCR2<SYSCK> is "1". The reset time is maximum 24/fc (1.5 µs at 16.0 MHz). # 3. Interrupt Control Circuit The TMP86FS49BFG has a total of 24 interrupt sources excluding reset. Interrupts can be nested with priorities. Four of the internal interrupt sources are non-maskable while the rest are maskable. Interrupt sources are provided with interrupt latches (IL), which hold interrupt requests, and independent vectors. The interrupt latch is set to "1" by the generation of its interrupt request which requests the CPU to accept its interrupts. Interrupts are enabled or disabled by software using the interrupt master enable flag (IMF) and interrupt enable flag (EF). If more than one interrupts are generated simultaneously, interrupts are accepted in order which is dominated by hardware. However, there are no prioritized interrupt factors among non-maskable interrupts. | | Interrupt Factors | Enable Condition | Interrupt<br>Latch | Vector<br>Address | Priority | |-------------------|---------------------------------------------------------|--------------------------|--------------------|-------------------|----------| | Internal/External | (Reset) | Non-maskable | - ( | FFFE | 1 | | Internal | INTSWI (Software interrupt) | Non-maskable | - 4 | FFFC | 2 | | Internal | INTUNDEF (Executed the undefined instruction interrupt) | Non-maskable | | FFFC | 2 | | Internal | INTATRAP (Address trap interrupt) | Non-maskable | NL2 | FFFA | 2 | | Internal | INTWDT (Watchdog timer interrupt) | Non-maskable | JF3 | FFF8 | 2 | | External | ĪNTŌ | IMF• EF4 = 1, INT0EN = 1 | L4 | FFF6 | 5 | | Internal | INTTC1 | IMF• EF5 = 1 | ) JL5 | FFF4 | 6 | | External | INT1 | IMF• EF6 = 1 | IL6 | FFF2 | 7 | | Internal | INTTBT | IMF• EF7 = 1 | ) IL7 | FFF0 | 8 | | External | INT2 | IMF• EF8 = 1 | IL8 | FFEE | 9 | | Internal | INTTC4 | IMF• EF9 = 1 | IL9 | FFEC | 10 | | Internal | INTTC3 | IMF• EF10 = 1 | IL10 | FFEA | 11 | | Internal | INTSBI | IMF• EF11 = 1 | IL11 | FFE8 | 12 | | External | INT3 | IMF EF12 = 1 | IL12 | FFE6 | 13 | | Internal | INTSIO1 | IMF • EF13 = 1 | IL13 | FFE4 | 14 | | Internal | INTSIO2 | HMF• EF14 = 1 | IL14 | FFE2 | 15 | | Internal | INTADC | IMF• EF15 = 1 | IL15 | FFE0 | 16 | | Internal | INTRXD1) | IMF• EF16 = 1 | IL16 | FFBE | 17 | | Internal | INTIXD1/ | IMF• EF17 = 1 | IL17 | FFBC | 18 | | Internal | INTTC6 | IMF• EF18 = 1 | IL18 | FFBA | 19 | | Internal | INTTC5 | IMF• EF19 = 1 | IL19 | FFB8 | 20 | | Internal | INTRXD2 | IMF• EF20 = 1 | IL20 | FFB6 | 21 | | Internal | INTTXD2 | IMF• EF21 = 1 | IL21 | FFB4 | 22 | | Internal | INTTC2 | IMF• EF22 = 1 | IL22 | FFB2 | 23 | | External | INT5 | IMF• EF23 = 1 | IL23 | FFB0 | 24 | Note 1: To use the address trap interrupt (INTATRAP), clear WDTCR1<ATOUT> to "0" (It is set for the "reset request" after reset is cancelled). For details, see "Address Trap". ## 3.1 Interrupt latches (IL23 to IL2) An interrupt latch is provided for each interrupt source, except for a software interrupt and an executed the undefined instruction interrupt. When interrupt request is generated, the latch is set to "1", and the CPU is requested to accept the interrupt if its interrupt is enabled. The interrupt latch is cleared to "0" immediately after accepting interrupt. All interrupt latches are initialized to "0" during reset. Note 2: To use the watchdog timer interrupt (INTWDT), clear WDTCR1<WDTOUT> to "0" (It is set for the "Reset request" after reset is released). For details, see "Watchdog Timer". Note 3: If an INTADC interrupt request is generated while an interrupt with priority lower than the interrupt latch IL15 (INTADC) is being accepted, the INTADC interrupt latch may be cleared without the INTADC interrupt being processed. For details, refer to the corresponding notes in the chapter on the AD converter. The interrupt latches are located on address 002EH, 003CH and 003DH in SFR area. Each latch can be cleared to "0" individually by instruction. However, IL2 and IL3 should not be cleared to "0" by software. For clearing the interrupt latch, load instruction should be used and then IL2 and IL3 should be set to "1". If the read-modify-write instructions such as bit manipulation or operation instructions are used, interrupt request would be cleared inadequately if interrupt is requested while such instructions are executed. Interrupt latches are not set to "1" by an instruction. DΙ ΕI Since interrupt latches can be read, the status for interrupt requests can be monitored by software. Note: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". LDW (ILL), 1110100000111111B IL12, IL10, 1WE ₹ Example 2: Reads interrupt latchess LD WA, (ILL) – ILH. A Example 3: Tests interrupt latches TEST (ILL). .IR F, SSET = 1 then jump #### 3.2 Interrupt enable register (EIR) The interrupt enable register (EIR) enables and disables the acceptance of interrupts, except for the non-maskable interrupts (Software interrupt, undefined instruction interrupt, address trap interrupt and watchdog interrupt). Nonmaskable interrupt is accepted regardless of the contents of the EIR. The EIR consists of an interrupt master enable flag (IMF) and the individual interrupt enable flags (EF). These registers are located on address 002CH, 003AH and 003BH in SFR area, and they can be read and written by an instructions (Including read-modify-write instructions such as bit manipulation or operation instructions). #### Interrupt master enable flag (IMF) 3.2.1 The interrupt enable register (IMF) enables and disables the acceptance of the whole maskable interrupt. White IMF = "0", all maskable interrupts are not accepted regardless of the status on each individual interrupt enable flag (EF). By setting IMF to "1", the interrupt becomes acceptable if the individuals are enabled. When an interrupt is accepted, IMF is cleared to "0" after the latest status on IMF is stacked. Thus the maskable interrupts which follow are disabled. By executing return interrupt instruction [RETI/RETN], the stacked data, which was the status before interrupt acceptance, is loaded on IMF again. The IMF is located on bit0 in EIRL (Address: 003AH in SFR), and can be read and written by an instruction. The IMF is normally set and cleared by [EI] and [DI] instruction respectively. During reset, the IMF is initialized to "0". ### 3.2.2 Individual interrupt enable flags (EF23 to EF4) Each of these flags enables and disables the acceptance of its maskable interrupt. Setting the corresponding bit of an individual interrupt enable flag to "1" enables acceptance of its interrupt, and setting the bit to "0" disables acceptance. During reset, all the individual interrupt enable flags (EF23 to EF4) are initialized to "0" and all maskable interrupts are not accepted until they are set to "1". Note: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". ### Interrupt Latches Note 2: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". Note 3: Do not clear IL with read-modify-write instructions such as bit operations. #### Interrupt Enable Registers (Initial value: 00000000 0000\*\*\*0) 7 EIRH,EIRL 15 14 13 12 11 8 6 (003BH, 003AH) EF4 EF15 EF14 EF13 EF11 EF10 EF6 EF12 EF9 ÈF7 EF5 IMF EF8 EIRH (003BH) EIRL (003AH) (Initial value: 00000000) 6 **EIRE** (002CH) EF23 EF22 EF21 EF20 EF18 EF17 EF16 EF19 EIRE (002CH) | EF23 to EF4 | Individual-interrupt enable flag<br>(Specified for each bit) | <ul><li>0: Disables the acceptance of each maskable interrupt.</li><li>1: Enables the acceptance of each maskable interrupt.</li></ul> | R/W | |-------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------| | IMF | Interrupt master enable flag | Disables the acceptance of all maskable interrupts Enables the acceptance of all maskable interrupts | 1000 | Note 1: \*: Don't care Note 2: Do not set IMF and the interrupt enable flag (EF15 to EF4) to "1" at the same time. Note 3: In main program, before manipulating the interrupt enable flag (EF) or the interrupt latch (IL), be sure to clear IMF to "0" (Disable interrupt by DI instruction). Then set IMF newly again as required after operating on the EF or IL (Enable interrupt by EI instruction) In interrupt service routine, because the IMF becomes "0" automatically, clearing IMF need not execute normally on interrupt service routine. However, if using multiple interrupt on interrupt service routine, manipulating EF or IL should be executed before setting IMF="1". ### 3.3 Interrupt Sequence An interrupt request, which raised interrupt latch, is held, until interrupt is accepted or interrupt latch is cleared to "0" by resetting or an instruction. Interrupt acceptance sequence requires 8 machine cycles (2 µs @16 MHz) after the completion of the current instruction. The interrupt service task terminates upon execution of an interrupt return instruction [RETI] (for maskable interrupts) or [RETN] (for non-maskable interrupts). Figure 3-1 shows the timing chart of interrupt acceptance processing. ### 3.3.1 Interrupt acceptance processing is packaged as follows - a. The interrupt master enable flag (IMF) is cleared to "0" in order to disable the acceptance of any following interrupt. - b. The interrupt latch (IL) for the interrupt source accepted is cleared to "0". - c. The contents of the program counter (PC) and the program status word, including the interrupt master enable flag (IMF), are saved (Pushed) on the stack in sequence of PSW + IMF, PCH, PCL. Meanwhile, the stack pointer (SP) is decremented by 3. - d. The entry address (Interrupt vector) of the corresponding interrupt service program, loaded on the vector table, is transferred to the program counter. - e. The instruction stored at the entry address of the interrupt service program is executed. Note: When the contents of PSW are saved on the stack, the contents of IMF are also saved Note 1: a: Return address entry address, b: Entry address, c: Address which RETI instruction is stored Note 2: On condition that interrupt is enabled, it takes 38/fc [s] or 38/fs [s] at maximum (If the interrupt latch is set at the first machine cycle on 10 cycle instruction) to start interrupt acceptance processing since its interrupt latch is set. ## Figure 3-1 Timing Chart of Interrupt Acceptance/Return Interrupt Instruction Example: Correspondence between vector table address for INTTBT and the entry address of the interrupt service program Figure 3-2 Vector table address, Entry address A maskable interrupt is not accepted until the IMF is set to "1" even if the maskable interrupt higher than the level of current servicing interrupt is requested. In order to utilize nested interrupt service, the IMF is set to "1" in the interrupt service program. In this case, acceptable interrupt sources are selectively enabled by the individual interrupt enable flags. To avoid overloaded nesting, clear the individual interrupt enable flag whose interrupt is currently serviced, before setting IMF to "1". As for non-maskable interrupt, keep interrupt service shorten compared with length between interrupt requests; otherwise the status cannot be recovered as non-maskable interrupt would simply nested. ### 3.3.2 Saving/restoring general-purpose registers During interrupt acceptance processing, the program counter (PC) and the program status word (PSW, includes IMF) are automatically saved on the stack, but the accumulator and others are not. These registers are saved by software if necessary. When multiple interrupt services are nested, it is also necessary to avoid using the same data memory area for saving registers. The following methods are used to save/restore the general-purpose registers. #### 3.3.2.1 Using PUSH and POP instructions If only a specific register is saved or interrupts of the same source are nested, general-purpose registers can be saved/restored using the PUSH/POP instructions. #### 3.3.2.2 Using data transfer instructions To save only a specific register without nested interrupts, data transfer instructions are available. Example :Save/store register using data transfer instructions Saving/Restoring general-purpose registers using PUSH/POP data transfer instruction Figure 3-4 Saving/Restoring General-purpose Registers under Interrupt Processing ### 3.3.3 Interrupt return Interrupt return instructions [RETI]/[RETN] perform as follows. [RETI]/[RETN] Interrupt Return 1. Program counter (PC) and program status word (PSW, includes IMF) are restored from the stack. 2. Stack pointer (SP) is incremented by 3. As for address trap interrupt (INTATRAP), it is required to alter stacked data for program counter (PC) to restarting address, during interrupt service program. Note: IT [RETN] is executed with the above data unaltered, the program returns to the address trap area and (INTATRAP occurs again. When interrupt acceptance processing has completed, stacked data for PCL and PCH are located on address (SP + 1) and (SP + 2) respectively. Example 1: Returning from address/trap interrupt (INTATRAP) service program PINTxx: POP WA ; Recover SP by 2 LD WA, Return Address ; PUSH WA ; Alter stacked data (interrupt processing) RETN ; RETURN Example 2: Restarting without returning interrupt (In this case, PSW (Includes IMF) before interrupt acceptance is discarded.) Restart Address PINTxx: INC SP ; Recover SP by 3 INC SP ; INC SP ; (interrupt processing) LD EIRL, data ; Set IMF to "1" or clear it to "0" Interrupt requests are sampled during the final cycle of the instruction being executed. Thus, the next interrupt can be accepted immediately after the interrupt return instruction is executed. : Jump into restarting address Note 1: It is recommended that stack pointer be return to rate before INTATRAP (Increment 3 times), if return interrupt instruction [RETN] is not utilized during interrupt service program under INTATRAP (such as Example 2) Note 2: When the interrupt processing time is longer than the interrupt request generation time, the interrupt service task is performed but not the main task. ## 3.4 Software Interrupt (INTSW) Executing the SWI instruction generates a software interrupt and immediately starts interrupt processing (INTSW is highest prioritized interrupt). Use the SWI instruction only for detection of the address error or for debugging #### 3.4.1 Address error detection FFH is read if for some cause such as noise the CPU attempts to fetch an instruction from a non-existent memory address during single chip mode. Code FFH is the SWI instruction, so a software interrupt is generated and an address error is detected. The address error detection range can be further expanded by writing FFH to unused areas of the program memory. Address trap reset is generated in case that an instruction is fetched from RAM, DBR or SFR areas. ## 3.4.2 Debugging Debugging efficiency can be increased by placing the SWI instruction at the software break point setting address. # 3.5 Undefined Instruction Interrupt (INTUNDEF) Taking code which is not defined as authorized instruction for instruction causes INTUNDEF. INTUNDEF is generated when the CPU fetches such a code and tries to execute it. INTUNDEF is accepted even if non-maskable interupt is in process. Contemporary process is broken and INTUNDEF interrupt process starts, soon after it is requested. Note: The undefined instruction interrupt (INTUNDEF) forces CPU to jump into vector address, as software interrupt (SWI) does. # 3.6 Address Trap Interrupt (INTATRAP) Fetching instruction from unauthorized area for instructions (Address trapped area) causes reset output or address trap interrupt (INTATRAP). INTATRAP is accepted even if non-maskable interrupt is in process. Contemporary process is broken and INTATRAP interrupt process starts, soon after it is requested. Note: The operating mode under address trapped, whether to be reset output or interrupt processing, is selected on watchdog timer control register (WDTCR). ## 3.7 External Interrupts The TMP86FS49BFG has 5 external interrupt inputs. These inputs are equipped with digital noise reject circuits (Pulse inputs of less than a certain time are eliminated as noise). Edge selection is also possible with INT1 to INT3. The INT0/P00 pin can be configured as either an external interrupt input pin or an input/output port, and is configured as an input port during reset. Edge selection, noise reject control and INT0/P00 pin function selection are performed by the external interrupt control register (EINTCR). | Source | Pin | Enable Conditions | Release Edge | Oigital Noise Reject | |--------|------|----------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INT0 | ĪNTO | IMF • EF4 • INT0EN=1 | Falling edge | Pulses of less than 2/fc [s] are eliminated as noise. Pulses of 7/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT1 | INT1 | IMF • EF6 = 1 | Falling edge or Rising edge | Pulses of less than 15/fc or 63/fc [s] are eliminated as noise. Pulses of 49/fc or 193/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT2 | INT2 | IMF • EF8 = 1 | Falling edge<br>or<br>Rising edge | Pulses of less than 7/fc [s] are eliminated as noise. Pulses of 25/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT3 | INT3 | IMF • EF12 =-1 | Falling edge<br>or<br>Rising edge | Pulses of less than 7/fc [s] are eliminated as noise. Pulses of 25/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | | INT5 | INT5 | MF • EF23 = 1 | Falling edge | Pulses of less than 2/fc [s] are eliminated as noise. Pulses of 7/fc [s] or more are considered to be signals. In the SLOW or the SLEEP mode, pulses of less than 1/fs [s] are eliminated as noise. Pulses of 3.5/fs [s] or more are considered to be signals. | Note 1: In NORMAL1/2 or IDLE1/2 mode, if a signal with no noise is input on an external interrupt pin, it takes a maximum of "signal establishment time + 6/fs[s]" from the input signal's edge to set the interrupt latch. Note 2: When INTOEN = "0", IL4 is not set even if a falling edge is detected on the $\overline{\text{INTO}}$ pin input. Note 3: When a pin with more than one/function is used as an output and a change occurs in data or input/output status, an interrupt request signal is generated in a pseudo manner. In this case, it is necessary to perform appropriate processing such as disabling the interrupt enable flag. ### External Interrupt Control Register | EINTCR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|--------|--------|---|---|--------|--------|--------|---|----------------------------| | (0037H) | INT1NC | INT0EN | - | - | INT3ES | INT2ES | INT1ES | | (Initial value: 00** 000*) | | INT1NC | Noise reject time select | 0: Pulses of less than 63/fc [s] are eliminated as noise 1: Pulses of less than 15/fc [s] are eliminated as noise | | |---------|----------------------------|-------------------------------------------------------------------------------------------------------------------|-----| | INT0EN | P00/INT0 pin configuration | 0: P00 input/output port 1: \overline{\text{NTO}} \text{ pin (Port P00 should be set to an input mode)} | R/W | | INT3 ES | INT3 edge select | 0: Rising edge 1: Falling edge | R/W | | INT2 ES | INT2 edge select | 0: Rising edge<br>1: Falling edge | R/W | | INT1 ES | INT1 edge select | 0: Rising edge<br>1: Falling edge | R/W | Note 1: fc: High-frequency clock [Hz], \*: Don't care Note 2: When the system clock frequency is switched between high and low or when the external interrupt control register (EINTCR) is overwritten, the noise canceller may not operate normally. It is recommended that external interrupts are disabled using the interrupt enable register (EIR). # 4. Special Function Register (SFR) The TMP86FS49BFG adopts the memory mapped I/O system, and all peripheral control and data transfers are performed through the special function register (SFR) or the data buffer register (DBR). The SFR is mapped on address 0000H to 003FH, DBR is mapped on address 0F80H to 0FFFH. This chapter shows the arrangement of the special function register (SFR) and data buffer register (DBR) for TMP86FS49BFG. ### 4.1 SFR | Address | Read | Write | | | |-----------|-------------|---------|--|--| | 0000H | Po | DOR V | | | | 0001H | P1 | DR | | | | 0002H | ( ( / P/2 | /P2DR | | | | 0003H | Pa | BOR | | | | 0004H | P4 | IDR . | | | | 0005H | P5 | 5DR ( | | | | 0006H | P6 | BDR - | | | | 0007H | P7 | DR O | | | | 0008H | P00 | UTCR | | | | 0009H | P1 | ICR | | | | 000AH | P4Q | UTCR | | | | 000BH | POPRD | - | | | | 000CH | P2PRD | - | | | | 000DH | P3PRD | - | | | | 000EH | P4PRD | - | | | | 000FH | P5PRD P5PRD | - | | | | 0010H | TC1 | DRAL | | | | Ø011H | TC1I | DRAH | | | | 0012H | TC1 | DRBL | | | | 0013H | TC1I | DRBH | | | | △ △ 0014H | ПТ | REG3 | | | | 0015H | TTF | REG4 | | | | 0016H | TTF | REG5 | | | | 0017H | TTF | REG6 | | | | Ø018H | PWI | REG3 | | | | 0019Н ( | PWF | REG4 | | | | 001AH | PWI | REG5 | | | | 001BH | PWF | REG6 | | | | 001CH | ADO | CCR1 | | | | 001DH | ADO | CCR2 | | | | 001EH | ADCDR2 | - | | | | 001FH | ADCDR1 | - | | | | 0020H | SIC | o1CR | | | | 0021H | SIO1SR | - | | | | 0022H | SIO1RDB | SIO1TDB | | | | 0023H | тс | 2CR | | | | 0024H | TC2 | 2DRL | | | | 0025H | TC2 | 2DRH | | | | Address | Read Write | | | |---------|-----------------|-----------|--| | 0026H | TC1CR | | | | 0027H | TC3CR | | | | 0028H | TC4CR | | | | 0029H | TC5CR | | | | 002AH | TC6CR | | | | 002BH | SIO2RDB SIO2TDB | | | | 002CH | EIRE | ) | | | 002DH | Reserved | | | | 002EH | ILE ((// Ś) | | | | 002FH | Reserved | | | | 0030H | Reserved | | | | 0031H | SIO2CR | | | | 0032H | SIO2SR - | | | | 0033H | Reserved | 34/ | | | 0034H | - WDTCR1 | 7/ | | | 0035H | - WDTCR2 | | | | 0036H | TBTCR | 901 | | | 0037H | EINTCR | $\langle$ | | | 0038H | SYSCR1 | | | | 0039H | SYSCR2 | | | | 003AH | EIRL | | | | 003BH | EIRH | | | | 003CH | (ILL | _ | | | 003DH | ĮĽH. | | | | 003EH | Reserved | | | | 003FH | PSW | | | | | | | | Note 1: Do not access reserved areas by the program. Note 2: -; Cannot be accessed. Note 3: Write-only registers and interrupt latches cannot use the read-modify-write instructions (Bit manipulation instructions such as SET, CLR, etc. and logical-operation instructions such as AND, OR, etc.). # 4.2 DBR | Address | Read | Write | | |----------------|------------|--------------|--| | 0F80H | Rese | erved | | | 0F81H | Reserved | | | | 0F82H | | erved | | | 0F83H | | erved | | | 0F84H | Rese | erved | | | 0F85H | Rese | erved | | | 0F86H | Rese | erved | | | 0F87H | Rese | erved | | | 0F88H | Rese | erved | | | 0F89H | Rese | erved | | | 0F8AH | Rese | erved | | | 0F8BH | Rese | erveo | | | 0F8CH | Rese | erved 🛇 ( ) | | | 0F8DH | Rese | erved | | | 0F8EH | Rese | erved | | | 0F8FH | | erved | | | 0F90H | SBISRA | SBICRA | | | 0F91H | SBII | DBR ( // Ś ) | | | 0F92H | | I2CAR | | | 0F93H | SBIŠRB | SBICRB | | | 0F94H | | erved | | | 0F95H | UART1SR | UART1CR1 | | | 0F96H | - | UART1CR2 | | | 0F97H | RD1BUF | TD1BUF | | | 0F98H | UART2SR \ | UART2CR1 | | | 0F99H | - | UART2CR2 | | | 0F9AH | RD2BUF | TD2BUF | | | 0F9BH | | CR1 | | | 0F9CH<br>0F9DH | ( ) | CR2<br>CR1 | | | 0F9DH V | | CR2 | | | 0F9FH | - | STOPCR | | | , si si ili | ( )<br>( ) | 5101010 | | | Address | Read | Write | | | 0FA0H | Rese | erved | | | | )) | : | | | 0FBFH | Rese | erved | | | | | | | | Address | Read Write | | | | 0FC0H | Reserved | | | | :: | ::: | | | | 0FDFH | Reserved | | | | Address | Read | Write | | |---------|----------|---------|--| | 0FE0H | Reserved | | | | 0FE1H | Rese | erved | | | 0FE2H | Rese | erved | | | 0FE3H | Rese | erved | | | 0FE4H | Rese | erved | | | 0FE5H | Rese | erved | | | 0FE6H | Rese | erved | | | 0FE7H | Rese | erved | | | 0FE8H | Rese | erved | | | 0FE9H | Rese | erved | | | 0FEAH | Rese | erved | | | 0FEBH | Rese | erved | | | 0FECH | Rese | erved | | | 0FEDH | Rese | erved | | | 0FEEH | Rese | erved | | | 0FEFH | Rese | erved 🔷 | | | 0FF0H | Rese | erved | | | 0FF1H | Rese | erved | | | 0FF2H | Rese | erved | | | 0FF3H | Rese | erved | | | 0FF4H | Rese | erved | | | 0FF5H | Rese | erved | | | 0FF6H | Rese | erved | | | 0FF7H | Rese | erved | | | 0FF8H | Rese | erved | | | 0FF9H | Rese | erved | | | 0FFAH | Rese | erved | | | 0FFBH | Rese | erved | | | 0FECH V | Rese | erved | | | 0FFDH ) | Rese | erved | | | OFFEH | Rese | erved | | | OFFEH | FLS | SCR | | Note 1: Do not access reserved areas by the program. Note 2: -; Cannot be accessed. Note 3: Write-only registers and interrupt latches cannot use the read-modify-write instructions (Bit manipulation instructions such as SET, CLR, etc. and logical operation instructions such as AND, OR, etc.). ## 5. I/O Ports The TMP86FS49BFG has 8 parallel input/output ports (56 pins) as follows. | | Primary Function | Secondary Functions | |---------|------------------|------------------------------------------------------------------------------------------------------| | Port P0 | 8-bit I/O port | External interrupt, Serial PROM mode cotrol input, serial interface input/output, UART input/output. | | Port P1 | 8-bit I/O port | External interrupt, timer counter input/output, divider output. | | Port P2 | 3-bit I/O port | Low-frequency resonator connections, external interrupt input, STOP mode release signal input. | | Port P3 | 8-bit I/O port | | | Port P4 | 8-bit I/O port | Serial interface input/output and UART input/output. | | Port P5 | 5-bit I/O port | Serial bus interface input/output. | | Port P6 | 8-bit I/O port | Analog input and key-on wakeup input. | | Port P7 | 8-bit I/O port | Analog input. | Each output port contains a latch, which holds the output data. All input ports do not have latches, so the external input data should be externally held until the input data is read from outside or reading should be performed several times before processing. Figure 5-1 shows input/output timing examples. External data is read from an I/O port in the S1 state of the read cycle during execution of the read instruction. This timing cannot be recognized from outside, so that transient input such as chattering must be processed by the program. Output data changes in the S2 state of the write cycle during execution of the instruction which writes to an I/O port. Note: The positions of the read and write cycles may vary, depending on the instruction. Figure 5-1 Input/Output Timing (Example) #### 5.1 Port P0 (P07 to P00) Port P0 is an 8-bit input/output port. Table 5-1 Port P0 is also used as an external interrupt input, Serial PROM mode control input, a serial interface input/output and an UART input/output. When used as an input port, an external interrupt input, a serial interface input/output and an UART input/output, the corresponding output latch (P0DR) should be set to "1". During reset, the PODR is initialized to "1", and the POOUTCR is initialized to "0" It can be selected whether output circuit of P0 port is a C-MOS output or a sink open drain individually, by setting POOUTCR. When a corresponding bit of POOUTCR is "0", the output circuit is selected to a sink open drain and when a corresponding bit of POOUTCR is "1", the output circuit is selected to a C-MOS output. When used as an input port, an external interrupt input, a serial interface input and an UART input, the corresponding output control (POOUTCR) should be set to "0" after PODR is set to "1". P0 port output latch (P0DR) and P0 port terminal input (P0PRD) are located on their respective address. When read the output latch data, the PODR should be read. When read the terminal input data, the POPRD register should be read. Register Programming for Multi-function Ports (POZ to POO) Programmed Value Function POOUTCR P0DR Port input, external interrupt input, serial interface input or UART input, Serial PROM mode cotrol input Port "0" output "O" Programming for each applica Port "1" output, serial interface output or UART tions output STOF ONJEN POOUTCRI D P0OUTCRi input Data input (P0PRD) $\mathcal{I}$ Output latch read (P0DR) Data output (P0DR) D Q P0i Output latch Control output Control input Note: i = 7 to 0 Figure 5-2 Port 0 and P0OUTCR ## 5.2 Port P1 (P17 to P10) Port P1 is an 8-bit input/output port which can be configured as an input or output in one-bit unit. Port P1 is also used as a timer/counter input/output, an external interrupt input and a divider output. Input/output mode is specified by the P1 control register (P1CR). During reset, the P1CR is initialized to "0" and port P1 becomes an input mode. And the P1DR is initialized to "0". When used as an input port, a timer/counter input and an external interrupt input, the corresponding bit of P1CR should be set to "0". When used as an output port, the corresponding bit of P1CR should be set to '(1)' When used as a timer/counter output and a divider output, P1DR is set to "1" beforehand and the corresponding bit of P1CR should be set to "1". When P1CR is "1", the content of the corresponding output latch is read by reading P1DR. Table 5-2 Register Programming for Multi-function Ports | Function | Programmed Value | | |-------------------------------------------------------------|------------------|-------| | | P1DR | P1CR | | Port input, timer/counter input or external interrupt input | * | (0") | | Port "0" output | "0" | | | Port "1" output, a timer output or a divider output | "1" | (")") | Note: Asterisk (\*) indicates "1" or "0" either of which can be selected, Figure 5-3 Port 1 and P1CR Note: The port set to an input mode reads the terminal input data. Therefore, when the input and output modes are used together, the content of the output latch which is specified as input mode might be changed by executing a bit Manipulation instruction. ## 5.3 Port P2 (P22 to P20) Port P2 is a 3-bit input/output port. It is also used as an external interrupt, a STOP mode release signal input, and low-frequency crystal oscillator connection pins. When used as an input port or a secondary function pins, respective output latch (P2DR) should be set to "1". During reset, the P2DR is initialized to "1". A low-frequency crystal oscillator (32.768 kHz) is connected to pins P21 (XTIN) and P22 (XTOUT) in the dual-clock mode. In the single-clock mode, pins P21 and P22 can be used as normal input/output ports. It is recommended that pin P20 should be used as an external interrupt input, a STOP mode release signal input, or an input port. If it is used as an output port, the interrupt latch is set on the falling edge of the output pulse. P2 port output latch (P2DR) and P2 port terminal input (P2PRD) are located on their respective address. When read the output latch data, the P2DR should be read and when read the terminal input data, the P2PRD register should be read. If a read instruction is executed for port P2, read data of bits 7 to 3 are unstable. Note: Port P20 is used as STOP pin. Therefore, when stop mode is started, OUTEN does not affect to P20, and P20 becomes high-Z mode. # 5.4 Port P3 (P37 to P30) (Large Current Port) Port P3 is an 8-bit input/output port. When used as an input port, the corresponding output latch (P3DR) should be set to "1". During reset, the P3DR is initialized to "1". P3 port output latch (P3DR) and P3 port terminal input (P3PRD) are located on their respective address. When read the output latch data, the P3DR should be read. When read the terminal input data, the P3PRD register should be read. ### 5.5 Port P4 (P47 to P40) Port P4 is an 8-bit input/output port. Port P4 is also used as a serial interface input/output and an UART input/output. When used as an input port, a serial interface input/output and an UART input/output, the corresponding output latch (P4DR) should be set to "1". During reset, the P4DR is initialized to "1", and the P4OUTCR is initialized to "0", It can be selected whether output circuit of P4 port is a C-MOS output or a sink open drain individually, by setting P4OUTCR. When a corresponding bit of P4OUTCR is "0", the output circuit is selected to a sink open drain and when a corresponding bit of P4OUTCR is "1", the output circuit is selected to a C-MOS output. When used as an input port, a serial interface input and an UART input, the corresponding output control (P4OUTCR) should be set to "0" after P4DR is set to "1". P4 port output latch (P4DR) and P4 port terminal input (P4PRD) are located on their respective address. When read the output latch data, the P4DR should be read. When read the terminal input data, the P4PRD register should be read. Table 5-3 Register Programming for Multi-function Ports (P47 to P40) | Function | Prograi | mmed Value | |--------------------------------------------------------|---------|----------------------------| | Tunction | P4DR | P4OUTCR | | Port input UART input or serial interface input | "1" | ((/"0" | | Port "0" output | "0" | Programming | | Port "1" output UART output or serial interface output | ("1" | for each applica-<br>tions | Figure 5-6 Port 4 ### 5.6 Port P5 (P54 to P50) (Large Current Port) Port P5 is an 5-bit input/output port. Port P5 is also used as an I<sup>2</sup>C Bus input/output. When used as an input port and I<sup>2</sup>C Bus input/output, the corresponding output Jatch (P5DR) should be set to "1". During reset, the P5DR is initialized to "1". P5 port output latch (P5DR) and P5 port terminal input (P5PRD) are located on their respective address. When read the output latch data, the P5DR should be read. When read the terminal input data, the P5PRD register should be read. If a read instruction is executed for port P5, read data of bit 7 to 5 are unstable ### 5.7 Port P6 (P67 to P60) Port P6 is an 8-bit input/output port which can be configured as an input or output in one-bit unit. Port P6 is also used as an analog input and key-on wakeup input. Input/output mode is specified by the P6 control register (P6CR1) and P6 input control register (P6CR2). During reset, the P6CR1 is initialized to "0" the P6CR2 is initialized to "1" and port P6 becomes an input mode. And the P6DR is initialized to "0". When used as an output port, the corresponding bit of P6CR1 should be set to "1" When used as an input port, the corresponding bit of P6CR1 should be set to "0" and then, the corresponding bit of P6CR2 should be set to "1". When used as a key-on wakeup input, the corresponding bit of P6CR1 should be set to "0" and then, the corresponding bit of STOPkEN should be set to "1". When used as an analog input, the corresponding bit of P6CR1 should be set to "0" and then, the corresponding bit of P6CR2 should be set to "0". When P6CR1 is "1", the content of the corresponding output latch is read by reading P6DR Table 5-4 Register Programming for Multi-function Ports | Function | Programmed Value | | | | | |---------------------|------------------|-------|----------------------------------------|---------|--| | Function | P6DR | P6CR1 | P6CR2 | STOPKEN | | | Port input | $\rightarrow$ | "0" | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | * | | | Key-on wakeup input | \> * / | "0" | * | "1" | | | Analog input | · · | "0" | "0" | * | | | Port "0" output | "0" | "1" | * | * | | | Port "1" output | "1" 🔨 | "1" | * | * | | Note: Asterisk (\*) indicates "1" or "0" either of which can be selected. Table 5-5 Values Read from P6DR and Register Programming | Ι. | / )) | $\overline{}$ | A [[// {] | | | | |----|-------|---------------|-------------------------|--|--|--| | < | \/\c | enditions | Values Read from P6DR | | | | | | P6CR1 | P6CR2 | values Read Holli Fobic | | | | | | "0" | "0" | "0" | | | | | | "0" | "1" | Terminal input data | | | | | / | "1" | "0" | Output latch contents | | | | Figure 5/8 Port 6, P6CR1 and P6CR2 Note 1: The port placed in input mode reads the pin input state. Therefore, when the input and output modes are used together, the output latch contents for the port in input mode might be changed by executing a bit manipulation instruction. Note 2: When used as an analog inport, be sure to clear the corresponding bit of P6CR2 to disable the port input. Note 3: Do not set the output mode (P6CR1 = "1") for the pin used as an analog input pin. Note 4: Pins not used for analog input can be used as 1/0 ports. During AD conversion, output instructions should not be executed to keep a precision. In addition, a variable signal should not be input to a port adjacent to the analog input during AD conversion. ### 5.8 Port P7 (P77 to P70) Port P7 is an 8-bit input/output port which can be configured as an input or output in one-bit unit. Port P7 is also used as an analog input. Input/output mode is specified by the P7 control register (P7CR1) and P7 input control register (P7CR2). During reset, the P7CR1 is initialized to "0" the P7CR2 is initialized to "1" and port P7 becomes an input mode. And the P7DR is initialized to "0". When used as an output port, the corresponding bit of P7CR1 should be set to "1". When used as an input port, the corresponding bit of P7CR1 should be set to "0" and then, the corresponding bit of P7CR2 should be set to "1". When used as an analog input, the corresponding bit of P7CR1 should be set to "0" and then, the corresponding bit of P7CR2 should be set to "0". When P7CR1 is "1", the content of the corresponding output latch is read by reading P7DR Table 5-6 Register Programming for Multi-function Ports | | Function | | Programmed Value | | | | |-----------------|----------|---|------------------|-------|---------------|--| | Function | | | P7DR | P7CR1 | P7CR2 | | | Port input | | 4 | * | "0" | <u>")</u> 1") | | | Analog input | | | * | "0" | \ | | | Port "0" output | | | "0" | (1) | )) * | | | Port "1" output | | 4 | "1" | "\" | * | | Note: Asterisk (\*) indicates "1" or "0" either of which can be selected. Table 5-7 Values Read from P7DR and Register Programming | | Cond | litions | Values Read from P7DR | |---|-------|---------|--------------------------| | | P7CR1 | P7CR2 | values (Cad Holli 17 Bit | | | | "0" | | | / | ("0" | → "1" | Terminal input data | | | "A" | "0" | Output latch contents | | | | "1" | Output lateri contents | Note 1: The port placed in input mode reads the pin input state. Therefore, when the input and output modes are used together, the output latch contents for the port in input mode might be changed by executing a bit manipulation instruction. Note 2: When used as an analog inport, be sure to clear the corresponding bit of P7CR2 to disable the port input. Note 3: Do not set the output mode (P7CR1 = "1") for the pin used as an analog input pin. Note 4: Pins not used for analog input can be used as I/O ports. During AD conversion, output instructions should not be executed to keep a precision. In addition, a variable signal should not be input to a port adjacent to the analog input during AD conversion. TOSHIBA TMP86FS49BFG # Watchdog Timer (WDT) The watchdog timer is a fail-safe system to detect rapidly the CPU malfunctions such as endless loops due to spurious noises or the deadlock conditions, and return the CPU to a system recovery routine. The watchdog timer signal for detecting malfunctions can be programmed only once as "reset request" or "interrupt request". Upon the reset release, this signal is initialized to "reset request". When the watchdog timer is not used to detect malfunctions, it can be used as the timer to provide a periodic interrupt. Note: Care must be taken in system design since the watchdog timer functions are not be operated completely due to effect of disturbing noise. ### 6.2 Watchdog Timer Control The watchdog timer is controlled by the watchdog timer control registers (WDTCR1 and WDTCR2). The watchdog timer is automatically enabled after the reset release. ### 6.2.1 Malfunction Detection Methods Using the Watchdog Timer The CPU malfunction is detected, as shown below. - 1. Set the detection time, select the output, and clear the binary counter. - 2. Clear the binary counter repeatedly within the specified detection time. If the CPU malfunctions such as endless loops or the deadlock conditions occur for some reason, the watchdog timer output is activated by the binary-counter overflow unless the binary counters are cleared. When WDTCR1<WDTOUT> is set to "1" at this time, the reset request is generated and then internal hardware is initialized. When WDTCR1<WDTOUT> is set to "0", a watchdog timer interrupt (INTWDT) is generated. The watchdog timer temporarily stops counting in the STOP mode including the warm-up or IDLE/SLEEP mode, and automatically restarts (continues counting) when the STOP/IDLE/SLEEP mode is inactivated. Note: The watchdog timer consists of an internal divider and a two-stage binary counter. When the clear code 4EH is written, only the binary counter is cleared, but not the internal divider. The minimum binary counter overflow time, that depends on the timing at which the clear code (4EH) is written to the WDTCR2 register, may be 3/4 of the time set in WDTCR1<WDTT>. Therefore, write the clear code using a cycle shorter than 3/4 of the time set to WDTCR1<WDTT>. Example :Setting the watchdog timer detection time to 2<sup>21</sup>/fc [s], and resetting the CPU malfunction detection ### Watchdog Timer Control Register 1 | WDTCR1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|---|--------|---------|-------|----|----|--------|----------------------------| | (0034H) | | | (ATAS) | (ATOUT) | WDTEN | WD | TT | WDTOUT | (Initial value: **11 1001) | | WDTEN | Watchdog timer enable/disable | | 0: Disable (Writing the disable code to WDTCR2 is required.) 1: Enable | | | Write only | |--------|-----------------------------------|----|------------------------------------------------------------------------|-----------------------|---------------------|------------| | | | | NORMAL | _1/2 mode | SLOW1/2 | | | | | | DV7CK = 0 | DV7CK = 1 ( | mode | | | | Watchdog timer detection time [s] | 00 | 2 <sup>25</sup> /fc | 2 <sup>17</sup> /fs | 2 <sup>17</sup> /fs | Write | | WDTT | | 01 | 2 <sup>23</sup> /fc | 2 <sup>15</sup> /fs | 2 <sup>15</sup> fs | only | | | | 10 | 2 <sup>21</sup> fc | 2 <sup>13</sup> /fs | 2 <sup>13</sup> fs | | | | | 11 | 2 <sup>19</sup> /fc | (2 <sup>11</sup> /fs) | 2 <sup>11</sup> /fs | | | WDTOUT | Watchdog timer output select | | 0: Interrupt request 1: Reset request | | | | - Note 1: After clearing WDTOUT to "0", the program cannot set it to "1". - Note 2: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], f: Døn/t care - Note 3: WDTCR1 is a write-only register and must not be used with any of read-modify-write instructions. If WDTCR1 is read, a don't care is read. - Note 4: To activate the STOP mode, disable the watchdog timer or clear the counter immediately before entering the STOP mode. After clearing the counter, clear the counter again immediately after the STOP mode is inactivated. - Note 5: To clear WDTEN, set the register in accordance with the procedures shown in "6.2.3 Watchdog Timer Disable". #### Watchdog Timer Control Register 2 | WDTCR2 | 7 | 6 5 | 4 | 3 2 | 1 0 | | | |---------|--------|----------------|--------------|-----------------|---------------------------|----------------------------|-------| | (0035H) | | | | | | (Initial value: **** ****) | | | • | | | | | | | | | | | | | 4ÉH: Clear the | watchdog timer binary co | unter (Clear code) | | | | WDTCR2 | Write | (( | B1H: Disable th | ne watchdog timer (Disabl | e code) | Write | | | WDTCKZ | Watchdog timer | control code | D2H: Enable as | signing address trap area | a | only | | | | | | Others: Invalid | | | | Note 1: The disable code is valid only when WDTCR1<WDTEN> = 0. Note 2: \*: Don't care Note 3: The binary counter of the watchdog timer must not be cleared by the interrupt task. Note 4: Write the clear code 4EH using a cycle shorter than 3/4 of the time set in WDTCR1<WDTT>. ## 6.2.2 Watchdog Timer Enable Setting WDTCR1<WDTEN to "1" enables the watchdog timer. Since WDTCR1<WDTEN is initialized to "1" during reset, the watchdog timer is enabled automatically after the reset release. ### 6.2.3 Watchdog Timer Disable To disable the watchdog timer, set the register in accordance with the following procedures. Setting the register in other procedures causes a malfunction of the microcontroller. - 1. Set the interrupt master flag (IMF) to "0". - 2. Set WDTCR2 to the clear code (4EH). - 3. Set WDTCR1<WDTEN> to "0". - 4. Set WDTCR2 to the disable code (B1H). Note: While the watchdog timer is disabled, the binary counters of the watchdog timer are cleared. Example :Disabling the watchdog timer DΙ : LD (WDTCR2), 04EH : Clears the binary counter LDW (WDTCR1), 0B101H : WDTEN ← 0, WDTCR2 ← Disable code Table 6-1 Watchdog Timer Detection Time (Example: fc = 16.0 MHz, fs = 32.768 kHz) | | Watchdog | Timer Detection Time[s] | / | |------|-----------|-------------------------|--------| | WDTT | NORMAL | SLOW | | | | DV7CK = 0 | DV7CK = 1 | mode | | 00 | 2.097 | 4 | 4 | | 01 | 524.288 m | 1 | 1 | | 10 | 131.072 m | 250 m | 250 m | | 11 | 32.768 m | 62.5 m | 62.5 m | ### 6.2.4 Watchdog Timer Interrupt (INTWDT) When WDTCR1<WDTOUT> is cleared to "0", a watchdog timer interrupt request (INTWDT) is generated by the binary-counter overflow. A watchdog timer interrupt is the non-maskable interrupt which can be accepted regardless of the interrupt master flag (IMF). When a watchdog timer interrupt is generated while the other interrupt including a watchdog timer interrupt is already accepted, the new watchdog timer interrupt is processed immediately and the previous interrupt is held pending. Therefore, if watchdog timer interrupts are generated continuously without execution of the RETN instruction, too many levels of nesting may cause a malfunction of the microcontroller. To generate a watchdog timer interrupt, set the stack pointer before setting WDTCR1<WDTOUT>. Example: Setting watchdog timer interrupt LD SP, 083FH : Sets the stack pointer LD (WDTCR1), 00001000B : WDTOUT $\leftarrow$ 0 ### 6.2.5 Watchdog Timer Reset When a binary-counter overflow occurs while WDTCR1<WDTOUT> is set to "1", a watchdog timer reset request is generated. When a watchdog timer reset request is generated, the internal hardware is reset. The reset time is maximum 24/fc [s] (1.5 µs @ fc = 16.0 MHz). Note: When a watchdog timer reset is generated in the SLOW1 mode, the reset time(is maximum 24/fc (high-frequency clock) since the high-frequency clock oscillator is restarted. However, when crystals have inaccuracies upon start of the high-frequency clock oscillator, the reset time should be considered as an approximate value because it has slight errors. Figure 6-2 Watchdog Timer Interrupt ### 6.3 Address Trap The Watchdog Timer Control Register 1 and 2 share the addresses with the control registers to generate address traps. ### 6.3.1 Selection of Address Trap in Internal RAM (ATAS) WDTCR1<ATAS> specifies whether or not to generate address traps in the internal RAM area. To execute an instruction in the internal RAM area, clear WDTCR1<ATAS> to "0". To enable the WDTCR1<ATAS> setting, set WDTCR1<ATAS> and then write D2H to WDTCR2. Executing an instruction in the SER or DBR area generates an address trap unconditionally regardless of the setting in WDTCR1<ATAS>. ## 6.3.2 Selection of Operation at Address Trap (ATOUT) When an address trap is generated, either the interrupt request or the reset request can be selected by WDTCR1<ATOUT>. # 6.3.3 Address Trap Interrupt (INTATRAP) While WDTCR1<ATOUT is "0", if the CPU should start looping for some cause such as noise and an attempt be made to fetch an instruction from the on-chip RAM (while WDTCR1<ATAS> is "1"), DBR or the SFR area, address trap interrupt (INTATRAP) will be generated. An address trap interrupt is a non-maskable interrupt which can be accepted regardless of the interrupt master flag (IMF). When an address trap interrupt is generated while the other interrupt including an address trap interrupt is already accepted, the new address trap is processed immediately and the previous interrupt is held pending. Therefore, if address trap interrupts are generated continuously without execution of the RETN instruction, too many levels of nesting may cause a malfunction of the microcontroller. To generate address trap interrupts, set the stack pointer beforehand. ### 6.3.4 Address Trap Reset While WDTCR1<ATOUT> is "1", if the CPU should start looping for some cause such as noise and an attempt be made to fetch an instruction from the on-chip RAM (while WDTCR1<ATAS> is "1"), DBR or the SFR area, address trap reset will be generated. When an address trap reset request is generated, the internal hardware is reset. The reset time is maximum 24/fc [s] (1.5 $\mu$ s @ fc = 16.0 MHz). Note: When an address trap reset is generated in the SLOW1 mode, the reset time is maximum 24/fc (high-frequency clock) since the high-frequency clock oscillator is restarted. However, when crystals have inaccuracies upon start of the high-frequency clock oscillator, the reset time should be considered as an approximate value because it has slight errors. TOSHIBA TMP86FS49BFG # 7. Time Base Timer (TBT) The time base timer generates time base for key scanning, dynamic displaying, etc. It also provides a time base timer interrupt (INTTBT). #### 7.1 **Time Base Timer** 7.1.1 Configuration MPX fc/2<sup>23</sup> or fs/2<sup>15</sup> fc/2<sup>21</sup> or fs/2<sup>13</sup> fc/2<sup>16</sup> or fs/2<sup>8</sup> DLEO, SLEEPO Source clock Falling edge $fc/2^{14}$ or $fs/2^6$ release request detector $fc/2^{13}$ or $fs/2^5$ INTTBE interrupt request $fc/2^{12}$ or $fs/2^4$ $fc/2^{11}$ or $fs/2^{3}$ fc/2<sup>9</sup> or fs/2 > **TBTCK** TBTEN TBTCR Figure 7-1 Time Base Timer configuration #### 7.1.2 Control Time Base Timer Control Register Time Base Timer is controlled by Time Base Timer control register (TBTCR). Time base timer control register Note 1: fc; High-frequency clock [Hz], fs; Low-frequency clock [Hz], \*; Don't care Note 2: The interrupt frequency (TBTCK) must be selected with the time base timer disabled (TBTEN="0"). (The interrupt frequency must not be changed with the disable from the enable state.) Both frequency selection and enabling can be performed simultaneously. Example :Set the time base timer frequency to fc/2<sup>16</sup> [Hz] and enable an INTTBT interrupt. | LD | (TBTCR), 00000010B | ; TBTCK ← 010 | |-----|--------------------|---------------| | LD | (TBTCR), 00001010B | ; TBTEN ← 1 | | DI | | ; IMF ← 0 | | SET | (EIRL) . 7 | | Table 7-1 Time Base Timer Interrupt Frequency (Example: (fc = 16,0 MHz, fs = 32.768 kHz) | TBTCK | Time Base Timer Interrupt Frequency [Hz] | | | | | |-------|------------------------------------------|-------------------------|------------------------|--|--| | IBICK | NORMAL1/2, IDLE1/2 Mode | NORMAL1/2, IDLE1/2 Mode | SLOW1/2, SLEEP1/2 Mode | | | | | DV7CK = 0 | DV7CK=1 | | | | | 000 | 1.91 | (\(\lambda\)) | \$ (D) | | | | 001 | 7.63 | 4 | 4 | | | | 010 | 244.14 | 128 | | | | | 011 | 976.56 | 512 | | | | | 100 | 1953.13 | 1024 | 7/6 - | | | | 101 | 3906.25 | 2048 | <u>-</u> | | | | 110 | 7812.5 | 4096 | _ | | | | 111 | 31250 | 16384 | _ | | | ### 7.1.3 Function An INTTBT (Time Base Timer Interrupt) is generated on the first falling edge of source clock (The divider output of the timing generator which is selected by TBTCK.) after time base timer has been enabled. The divider is not cleared by the program; therefore, only the first interrupt may be generated ahead of the set interrupt period (Figure 7-2). Figure 7-2 Time Base Timer Interrupt TOSHIBA ## 7.2 Divider Output (DVO) Approximately 50% duty pulse can be output using the divider output circuit, which is useful for piezoelectric buzzer drive. Divider output is from $\overline{DVO}$ pin. Figure 7-3 Divider Output ### 7.2.2 Control The Divider Output is controlled by the Time Base Timer Control Register. Note: Selection of divider output frequency (DVOCK) must be made while divider output is disabled (DVOEN="0"). Also, in other words, when changing the state of the divider output frequency from enabled (DVOEN="1") to disable(DVOEN="0"), do not change the setting of the divider output frequency. Example :1.95 kHz pulse output (fc = 16.0 MHz) LD (TBTCR), 00000000B ; DVOCK $\leftarrow$ "00" LD (TBTCR), 10000000B ; DVOEN $\leftarrow$ "1" Table 7-2 Divider Output Frequency (Example: tc = 16.0 MHz, fs = 32.768 kHz) | Table 1-2 | Divider Output Fr | equency (Example | e . 10 - 10.0 IVII 12, | 15 - 32.70 | |-----------|-------------------|----------------------------|------------------------|---------------------------------------------------| | | D | ivider Output Frequency [F | lz] | | | DVOCK | NORMAL1/2, | IDLE1/2 Mode | SLOW1/2, SLEEP1/2 | | | | DV7CK = 0 | DV7CK = 1 | Mode | | | 00 | 1.953 k | 1.024 k | 1.024 k | | | 01 | 3.906 k | 2.048 k | 2.048 k | | | 10 | 7.813 k | 4.096 k | 4.096 k | $\langle \langle \langle \rangle \rangle \rangle$ | | 11 | 15.625 k | 8.192 k | 8.192 k | | | | | 9() | | _ | | | ( | | | | | | | | | | | | | | | | | | | | ) ) | | TOSHIBA TMP86FS49BFG # 8. 16-Bit TimerCounter 1 (TC1) # 8.1 Configuration Figure 8-1 TimerCounter 1 (TC1) ### 8.2 TimerCounter Control The TimerCounter 1 is controlled by the TimerCounter 1 control register (TC1CR) and two 16-bit timer registers (TC1DRA and TC1DRB). - Note 1: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz] - Note 2: The timer register consists of two shift registers. A value set in the timer register becomes valid at the rising edge of the first source clock pulse that occurs after the upper byte (TC1DRAH and TC1DRBH) is written. Therefore, write the lower byte and the upper byte in this order (it is recommended to write the register with a 16-bit access instruction). Writing only the lower byte (TC1DRAL and TC1DRBL) does not enable the setting of the timer register. - Note 3: To set the mode, source clock, PPG output control and timer F/F control, write to TC1CR during TC1S=00. Set the timer F/F control until the first timer start after setting the PPG mode. - Note 4: Auto-capture can be used only in the timer, event counter, and window modes. - Note 5: To set the timer registers, the following relationship must be satisfied. TC1DRA > TC1DRB > 1 (PPG output mode), TC1DRA > 1 (other modes) - Note 6: Set TFF1 to "0" in the mode except PPG output mode. - Note 7: Set TC1DRB after setting TC1M to the PPG output mode. - Note 8: When the STOP mode is entered, the start control (TC1S) is cleared to "00" automatically, and the timer stops. After the STOP mode is exited, set the TC1S to use the timer counter again. - Note 9: Use the auto-capture function in the operative condition of TC1. A captured value may not be fixed if it's read after the execution of the timer stop or auto-capture disable. Read the capture value in a capture enabled condition. - Note 10:Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for ### 8.3 Function TimerCounter 1 has six types of operating modes: timer, external trigger timer, event counter, window, pulse width measurement, programmable pulse generator output modes. ### 8.3.1 Timer mode In the timer mode, the up-counter counts up using the internal clock. When a match between the up-counter and the timer register 1A (TC1DRA) value is detected, an INTTC1 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting. Setting TC1CR<ACAP1> to "1" captures the up-counter value into the timer register 1B (TC1DRB) with the auto-capture function. Use the auto-capture function in the operative condition of TC1. A captured value may not be fixed if it's read after the execution of the timer stop or auto-capture disable. Read the capture value in a capture enabled condition. Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for the first time. Table 8-1 Internal Source Clock for TimerCounter 1 (Example) fc = 16 MHz, fs = 32,768 kHz) | Ī | TC1CK | NORMAL1/2, IDLE1/2 mode SLOW, SLEEP mode | | | | | CCD made | |---|-------|------------------------------------------|--------------------------|-----------------|----------------------|--------------------|----------------------------------| | | | DV7CK = 0 | | DV7CK = 1 | | SLOW, SLEEP Mode | | | | | Resolution<br>[μs] | Maximum Time Setting [s] | Resolution [µs] | Maximum Time Setting | Resolution<br>[μs] | Maximum<br>Time Set-<br>ting [s] | | I | 00 | 128 | 8.39 | 244.14 | 16.0 | 244.14 | 16.0 | | | 01 | 8.0 | 0.524 | 8.0 | 0.524 | _ | - | | l | 10 | 0.5 | 32.77 m | 0.5 | 32.77 m | _ | _ | Example 1 :Setting the timer mode with source clock fc/2<sup>11</sup>[Hz] and generating an interrupt 1 second later (fc = 16 MHz, TBTCR<DV7CK> = "0") (TC1DRA), 1E84H ι⁄ow Sets the timer register (1 s ÷ 211/fc = 1E84H) . 1MF= "0' (EIRL). 5 Enables INTTC1 SET ΕI : IMF= "1" (TC1(R), 00000000B : Selects the source clock and mode LD (TC1CR), 00010000B ; Starts TC1 Example 2: Auto-capture (TC1CR), 01010000B LD ; ACAP1 ← 1 LD WA, (TC1DRB) ; Reads the capture value Note: Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for the first time. ### 8.3.2 External Trigger Timer Mode (fc = 16 MHz) (fc = 16 MHz) In the external trigger timer mode, the up-counter starts counting by the input pulse triggering of the TC1 pin, and counts up at the edge of the internal clock. For the trigger edge used to start counting, either the rising or falling edge is defined in TC1CR<TC1S>. • When TC1CR<METT1> is set to "1" (trigger start and stop) When a match between the up-counter and the TC1DRA value is detected after the timer starts, the up-counter is cleared and halted and an INTTC1 interrupt request is generated. If the edge opposite to trigger edge is detected before detecting a match between the up-counter and the TC1DRA, the up-counter is cleared and halted without generating an interrupt request. Therefore, this mode can be used to detect exceeding the specified pulse by interrupt. After being halted, the up-counter restarts counting when the trigger edge is detected. • When TC1CR<METT1> is set to "0" (trigger start) When a match between the up-counter and the TC1DRA value is detected after the timer starts, the up-counter is cleared and halted and an INTTC1 interrupt request is generated. The edge opposite to the trigger edge has no effect in count up. The trigger edge for the next counting is ignored if detecting it before detecting a match between the up-counter and the TC1DRA. Since the TC1 pin input has the noise rejection, pulses of 4/fc [s] or less are rejected as noise. A pulse width of 12/fc [s] or more is required to ensure edge detection. The rejection circuit is turned off in the SLOW1/2 or SLEEP1/2 mode, but a pulse width of one machine cycle or more is required. Example 1: Generating an interrupt 1 ms after the rising edge of the input pulse to the TC1 pin (TC1DRA), 007DH; 1ms ÷ 2<sup>7</sup>/fc = 7DH | IMF = "0" | EIRL). 5; Enables INTTC1 interrupt (EIRL). 5 , Eliables INTTOT litterius EI ; IMF= "1" LD (TC1CR), 00000100B ; Selects the source clock and mode LD (TC1CR), 00100100B ; Starts TC1 external trigger, METT1 = 0 Example 2 Generating an interrupt when the low-level pulse with 4 ms or more width is input to the TC1 pin LDW (TC1DRA), 01F4H ; 4 ms $\div 2^7/\text{fc} = 1\text{F4H}$ DI ; IMF= "0" SET (EIRL). 5 ; Enables INTTC1 interrupt EI ; IMF= "1" LD (TC1CR), 00000100B ; Selects the source clock and mode LD (TC1CR), 01110100B ; Starts TC1 external trigger, METT1 = 1 ### 8.3.3 Event Counter Mode In the event counter mode, the up-counter counts up at the edge of the input pulse to the TC1 pin. Either the rising or falling edge of the input pulse is selected as the count up edge in TQ1CR<TC1S>. When a match between the up-counter and the TC1DRA value is detected, an INTTC1 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at each edge of the input pulse to the TC1 pin. Since a match between the up-counter and the value set to TC1DRA is detected at the edge opposite to the selected edge, an INTTC1 interrupt request is generated after a match of the value at the edge opposite to the selected edge. Two or more machine cycles are required for the low-or high-level pulse input to the TC1 pin. Setting TC1CR<ACAP1> to "1" captures the up-counter value into TC1DRB with the auto capture function. Use the auto-capture function in the operative condition of TC1. A captured value may not be fixed if it's read after the execution of the timer stop or auto-capture disable. Read the capture value in a capture enabled condition. Since the up-counter value is captured into TC1DRB by the source clock of up-counter after setting TC1CR<ACAP1> to "1". Therefore, to read the captured value, wait at least one cycle of the internal source clock before reading TC1DRB for the first time. Figure 8-4 Event Counter Mode Timing Chart Table 8-2 Input Pulse Width to TC1 Pin | | Minimum Pulse Width [s] | | | | |------------|-------------------------|------------------------|--|--| | ×2 . | NORMAL1/2, IDLE1/2 Mode | SLOW1/2, SLEEP1/2 Mode | | | | High-going | 2 <sup>3</sup> /fc | 2 <sup>3</sup> /fs | | | | Low-going | 2 <sup>3</sup> /fc | 2 <sup>3</sup> /fs | | | #### 8.3.4 Window Mode In the window mode, the up-counter counts up at the rising edge of the pulse that is logical ANDed product of the input pulse to the TC1 pin (window pulse) and the internal source clock. Either the positive logic (count up during high-going pulse) can be selected. When a match between the up-counter and the TC1DRA value is detected, an INTTC1 interrupt is generated and the up-counter is cleared. Define the window pulse to the frequency which is sufficiently lower than the internal source clock programmed with TC1CR<TC1CK>. #### 8.3.5 Pulse Width Measurement Mode In the pulse width measurement mode, the up-counter starts counting by the input pulse triggering of the TC1 pin, and counts up at the edge of the internal clock. Either the rising or falling edge of the internal clock is selected as the trigger edge in TC1CR<TC1S>. Either the single- or double-edge capture is selected as the trigger edge in TC1CR<MCAP1>. • When TC1CR<MCAP1> is set to "1" (single-edge capture) Either high- or low-level input pulse width can be measured. To measure the high-level input pulse width, set the rising edge to TC1CR<TC1S>. To measure the low-level input pulse width, set the falling edge to TC1CR<TC1S>. When detecting the edge opposite to the trigger edge used to start counting after the timer starts, the up-counter captures the up-counter value into TC1DRB and generates an INTTC1 interrupt request. The up-counter is cleared at this time, and then restarts counting when detecting the trigger edge used to start counting. • When TC1CR<MCAP1> is set to "0" (double-edge capture) The cycle starting with either the high- or low-going input pulse can be measured. To measure the cycle starting with the high-going pulse, set the rising edge to TC1CR<TC1S>. To measure the cycle starting with the low-going pulse, set the falling edge to TC1CR<TC1S>. When detecting the edge opposite to the trigger edge used to start counting after the timer starts, the up-counter captures the up-counter value into TC1DRB and generates an INTTC1 interrupt request. The up-counter continues counting up, and captures the up-counter value into TC1DRB and generates an INTTC1 interrupt request when detecting the trigger edge used to start counting. The up-counter is cleared at this time, and then continues counting. Note 1: The captured value must be read from TC1DRB until the next trigger edge is detected. If not read, the captured value becomes a don't care. It is recommended to use a 16-bit access instruction to read the captured value from TC1DRB. Note 2: For the single-edge capture, the counter after capturing the value stops at "1" until detecting the next edge. Therefore, the second captured value is "1" larger than the captured value immediately after counting starts. Note 3: The first captured value after the timer starts may be read incorrectively, therefore, ignore the first captured value. Example :Duty measurement (resolution fc/2<sup>7</sup> [Hz]) CLR (INTTC1SW). 0 ; INTTC1 service switch initial setting Address set to convert INTTC1SW at each INTTC1 (TC1CR), 00000110B ; Sets the TC1 mode and source clock LD DI ; IMF= "0" SET (EIRL). 5 ; Enables INTTC1 ; IMF= "1" ΕI LD (TC1CR), 00100110B ; Starts TC1 with an external trigger at MCAP1 = 0 (INTTC1SW). 0 PINTTC1: CPL ; INTTC1 interrupt, inverts and tests INTTC1 service switch JRS F, SINTTC1 LD A, (TC1DRBL) ; Reads TC1DRB (High-level pulse width) LD W,(TC1DRBH) LD (HPULSE), WA ; Stores high-level pulse width in RAM RETI SINTTC1: LD A, (TC1DRBL) ; Reads TC1DRB (Cycle) LD W,(TC1DRBH) (WIDTH), WA LD Stores cycle in RAM RETI ; Duty calculation VINTTC1: DW PINTTQ1 ; INTTC1 Interrupt vector HTOIW HPULSE TC1 pin INTTC1 interrupt request INTTC1SW ### 8.3.6 Programmable Pulse Generate (PPG) Output Mode In the programmable pulse generation (PPG) mode, an arbitrary duty pulse is generated by counting performed in the internal clock. To start the timer, TC1CR<TC1S> specifies either the edge of the input pulse to the TC1 pin or the command start. TC1CR<MPPG1> specifies whether a duty pulse is produced continuously or not (one-shot pulse). • When TC1CR<MPPG1> is set to "0" (Continuous pulse generation) When a match between the up-counter and the TC1DRB value is detected after the timer starts, the level of the $\overline{PPG}$ pin is inverted and an INTTC1 interrupt request is generated. The up-counter continues counting. When a match between the up-counter and the TC1DRA value is detected, the level of the $\overline{PPG}$ pin is inverted and an INTTC1 interrupt request is generated. The up-counter is cleared at this time, and then continues counting and pulse generation. When TC1S is cleared to "00" during PPG output, the PPG pin retains the level immediately before the counter stops. • When TC1CR<MPPG1> is set to "1" (One-shot pulse generation) When a match between the up-counter and the TC1DRB value is detected after the timer starts, the level of the $\overline{PPG}$ pin is inverted and an INTTC1 interrupt request is generated. The up-counter continues counting. When a match between the up-counter and the TC1DRA value is detected, the level of the $\overline{PPG}$ pin is inverted and an INTTC1 interrupt request is generated. TC1CR<TC1S> is cleared to "00" automatically at this time, and the timer stops. The pulse generated by PPG retains the same level as that when the timer stops, Since the output level of the $\overline{PPG}$ pin can be set with TC1CR<TFF1> when the timer starts, a positive or negative pulse can be generated. Since the inverted level of the timer F/F1 output level is output to the $\overline{PPG}$ pin, specify TC1CR<TFF1> to "0" to set the high level to the $\overline{PPG}$ pin, and "1" to set the low level to the $\overline{PPG}$ pin. Upon reset, the timer F/F1 is initialized to "0". Note 1: To change TC1DRA or TC1DRB during a run of the timer, set a value sufficiently larger than the count value of the counter. Setting a value smaller than the count value of the counter during a run of the timer may generate a pulse different from that specified. Note 2: Do not change TC1CR<TFF1> during a run of the timer. TC1CR<TFF1> can be set correctly only at initialization (after reset). When the timer stops during PPG, TC1CR<TFF1> can not be set correctly from this point onward if the PPG output has the level which is inverted of the level when the timer starts. (Setting TC1CR<TFF1> specifies the timer F/F1 to the level inverted of the programmed value.) Therefore, the timer F/F1 needs to be initialized to ensure an arbitrary level of the PPG output. To initialize the timer F/F1, change TC1CR<TC1M> to the timer mode (it is not required to start the timer mode), and then set the PPG mode. Set TC1CR<TFF1> at this time. Note 3: In the PPG mode, the following relationship must be satisfied. TC1DRA > TC1DRB Note 4: Set TC1DRB after changing the mode of TC1M to the PPG mode. Example :Generating a pulse which is high-going for 800 $\mu s$ and low-going for 200 $\mu s$ (fc = 16 MHz) Figure 8-7 PPG Output # 9. 16-Bit Timer/Counter2 (TC2) # 9.1 Configuration Note: When control input/output is used, I/O port setting should be set correctly. For details, refer to the section "I/O ports". ### 9.2 Control The timer/counter 2 is controlled by a timer/counter 2 control register (TC2CR) and a 16-bit timer register 2 (TC2DR). | TC2DR | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-------------------|--------------------------------------|-----------|------------------|-------------------|--------------|-----------------|--------------|----------|------------------|----------|---------------|-------------------|------|--------------------|------| | (0025H, | | | Т | C2DRH ( | (0025H | ) | | | | TC2DRL-(0024H) | | | | | | | | 0024H) | | (Initial value: 1111 1111 1111 1111) | | | | | | RW | | | | | | | | | | TC2CR | 7 | ( | 6 | 5 | 4 | | 3 | 2 | 1 | ^ | 0 | (7) | | | | | | (0023H) | | | | TC2S | | TC | 2CK | | | 7 | C2M | (Initial valu | ue: **00 C | 0*0) | | | | | | | | | | | | | | • | | | | | | | | TC2S | TC2 star | t contro | ol | 0:Stop<br>1:Star | | ounter cl | ear | | | | | 2) | | | | R/W | | | | | | | | | NORMA | AL1/2, ID | LE1/2 mo | de ( | | Divider | SLOW | 1/2 | SLEEP1/2 | | | | | | | | | DV70 | CK = 0 | | DV7 | CK = 1 | \ | Dividei | mod | е | mode | | | | | | | 000 | | fc/ | 2 <sup>23</sup> | | ( /fs | 3/2[5 | <b>\</b> | DV21 | fs/2 <sup>1</sup> | 5 | fs/2 <sup>15</sup> | | | | | | | 001 | | fc/ | 2 <sup>13</sup> | | _\_\{ | s/2 <sup>5</sup> | | DV11 | fs/2 | | fs/2 <sup>5</sup> | | | TC2CK | TC2 sou | rce clo | ck select | 010 | | fc | /2 <sup>8</sup> | ( | 1 | c/2 <sup>8</sup> | | DV6 | 7 | ] | - | R/W | | TOZOK | L | Jnit : [H | z] | 011 | | fc | /2 <sup>3</sup> | $A \cap$ | f | c/2 <sup>3</sup> | | (DV1) | \ | | _ | 1000 | | | | | | 100 | | - | | | \ | - | | <u> -</u> | fc (Not | e7) | _ | | | | | | | 101 | | f | s | | , | fs | | <b>/</b> | _ | | - | | | | | | | 110 | | $\downarrow$ | | | | Rese | erved | | | | | | | | | | | 111 | | | | $\checkmark$ | Externa | al clock | (TC2 p | in input) | | | | | | TC2M | TC2 ope<br>select | rating r | node | | er/even<br>dow mo | t counte | mode | > | | | )) | | | | | R/W | - Note 1: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], \*: Don't care - Note 2: When writing to the Timer Register 2 (TC2DR), always write to the lower side (TC2DRL) and then the upper side (TC2DRH) in that order. Writing to only the lower side (TC2DRL) or the upper side (TC2DRH) has no effect. - Note 3: The timer register 2 (TC2DR) uses the value previously set in it for coincidence detection until data is written to the upper side (TC2DRH) after writing data to the lower side (TC2DRL). - Note 4: Set the mode and source clock when the TC2 stops (TC2S = 0). - Note 5: Values to be loaded to the timer register must satisfy the following condition. TC2DR > 1 (TC2DR<sub>15</sub> to TC2DR<sub>11</sub> > 1 at warm up) - Note 6: If a read instruction is executed for TC2CR, read data of bit 7, 6 and 1 are unstable. - Note 7: The high-frequency clock (fc) canbe selected only when the time mode at SLOW2 mode is selected. - Note 8: On entering STOP mode, the TC2 start control (TC2S) is cleared to "0" automatically. So, the timer stops. Once the STOP mode has been released, to start using the timer counter, set TC2S again. ### 9.3 Function The timer/counter 2 has three operating modes: timer, event counter and window modes. And if fc or fs is selected as the source clock in timer mode, when switching the timer mode from SLOW1 to NORMAL2, the timer/counter2 can generate warm-up time until the oscillator is stable. #### 9.3.1 Timer mode In this mode, the internal clock is used for counting up. The contents of TC2DR are compared with the contents of up counter. If a match is found, a timer/counter 2 interrupt (INTTC2) is generated, and the counter is cleared. Counting up is resumed after the counter is cleared. When fc is selected for source clock at SLOW2 mode, lower 11-bits of TC2DR are ignored and generated a interrupt by matching upper 5-bits only. Though, in this situation, it is necessary to set TC2DRH only. Table 9-1 Source Clock (Internal clock) for Timer/Counter2 (at fc = 16 MHz, DV7CK=0) | TC2C | | NORMAL1/2, | IDLE1/2 mode | $(\langle // \hat{\gamma} \rangle)$ | /81 OW1 | 2 mode | QI EED1 | /2 mode | | | |------|-------------|---------------------------|--------------|-------------------------------------|-----------------|---------------------------------|-----------------|---------------------------------|--|--| | K | DV7C | DV7CK = 0 | | DV7CK=1 | | | SEELI 1/2 IIIOU | | | | | | Resolution | Maximum Time Set-<br>ting | Resolution | Maximum Time Set- | Resolu-<br>tion | Maxi-<br>mum<br>Time<br>Setting | Resolu-<br>tion | Maxi-<br>mum<br>Time<br>Setting | | | | 000 | 524.29 [ms] | 9.54 [h] | 1[s] | ) 18.2 [h] | 1)[s] | 18.2 [h] | 1 [s] | 18.2 [h] | | | | 001 | 512.0 [ms] | 33.55 [s] | 0.98 [ms] | 1.07 [min] | 0.98 [ms] | 1.07<br>[min] | 0.98 [ms] | 1.07<br>[min] | | | | 010 | 16.0 [ms] | 1.05 [s] | 16.0 [ms] | 1:05[s] | - | - | _ | _ | | | | 011 | 0.5 [ms] | 32.77 [ms] | 0.5 [ms] | 32.77 [ms] | - | - | - | - | | | | 100 | - | - (( | - | _ \ - | 62.5 [ns] | - | - | _ | | | | 101 | 30.52 [ms] | 2 [s] | 30.52 [ms] | 2.[s] | - | - | - | - | | | Note: When fc is selected as the source clock in timer mode, it is used at warm-up for switching from SLOW1 mode to NORMAL2 mode. Example :Sets the timer mode with source clock $fc/2^3$ [Hz] and generates an interrupt every 25 ms (at fc = 16 MHz) LDW (TC2DR), 061AH ; Sets TC2DR (25 ms <sup>3</sup> 2<sup>8</sup>/fc = 061AH) ; IMF= "0" ; IMF= "0" ; IMF= "1" ; IMF= "1" ; Source clock / mode select ; Source clock / mode select ; Starts Timer #### 9.3.2 Event counter mode In this mode, events are counted on the rising edge of the TC2 pin input. The contents of TC2DR are compared with the contents of the up counter. If a match is found, an INTTC2 interrupt is generated, and the counter is cleared. Counting up is resumed every the rising edge of the TC2 pin input after the up counter is cleared. Match detect is executed on the falling edge of the TC2 pin. Therefore, an INTTC2 interrupt is generated at the falling edge after the match of TC2DR and up counter. The minimum input pulse width of TC2 pin is shown in Table 9-2. Two or more machine cycles are required for both the "H" and "L" levels of the pulse width. Figure 9-3 Event Counter Mode Timing Chart #### 9.3.3 Window mode In this mode, counting up performed on the rising edge of an internal clock during TC2 external pin input (Window pulse) is "H" level. The contents of TC2DR are compared with the contents of up counter. If a match found, an INTTC2 interrupt is generated, and the up-counter is cleared. The maximum applied frequency (TC2 input) must be considerably slower than the selected internal clock by the TC2CR<TC2CK>. Note: It is not available window mode in the SLOW/SLEEP mode. Therefore, at the window mode in NORMAL mode, the timer should be halted by setting TC2CR<TC2S> to "0" before the SLOW/SLEEP mode is entered. Example :Generates an interrupt, inputting "H" level pulse width of 120 ms or more. (at fc = 16 MHz, TBTCR<DV7CK> = "0") LDW ; Sets TC2DR (120 ms <sup>3</sup> <sup>213</sup>/fc = 00EAH) (TC2DR), 00EAH DI ; IMF= "0" (EIRE). 6 ; Enables INTTC2 interrupt SET ; IMF= "1" ΕI (TC2CR), 00000101B LD ; TC2sorce clock / mode select (TC2CR), 00100101B ; Starts TC2 LD Timer start TC2 pin input Internal clock -n/2 Counter TC2DR ¢ounter clear Match detect INTTC2 interrupt Figure 9-4 Window Mode Timing Chart # 10.8-Bit TimerCounter (TC3, TC4) # 10.1 Configuration #### 10.2 TimerCounter Control The TimerCounter 3 is controlled by the TimerCounter 3 control register (TC3CR) and two 8-bit timer registers (TTREG3, PWREG3). - Note 1: fc: High-frequency clock [Hz] fs: Low-frequency clock[Hz] - Note 2: Do not change the TC3M, TC3CK and TFF3 settings while the timer is running. - Note 3: To stop the timer operation (TC3S= 1 $\rightarrow$ 0), do not change the TC3M, TC3CK and TFF3 settings. To start the timer operation (TC3S= 0 $\rightarrow$ 1), TC3M, TC3CK and TFF3 can be programmed. - Note 4: To use the TimerCounter in the 16-bit mode, set the operating mode by programming TC4CR<TC4M>, where TC3M must be fixed to 011. - Note 5: To use the TimerCounter in the 16-bit mode, select the source clock by programming TC3CK. Set the timer start control and timer F/F control by programming TC4CR<TC4S> and TC4CR<TFF4>, respectively. - Note 6: The operating clock settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 10-1 and Table 10-2. Note 7: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 10-3. Note 8: The operating clock fc in the SLOW or SLEEP mode can be used only as the high-frequency warm-up mode. The TimerCounter 4 is controlled by the TimerCounter 4 control register (TC4CR) and two 8-bit timer registers (TTREG4 and PWREG4). #### TimerCounter 4 Timer Register Note 1: Do not change the timer register (TTREG4) setting while the timer is running. Note 2: Do not change the timer register (PWREG4) setting in the operating mode except the 8-bit and 16-bit PWM modes while the timer is running. #### TimerCounter 4 Control Register | TC4CR | 7 | 6 | 5 | 4 | 3 | 2 | 1 0 | | |---------|------|---|-------|---|------|---|------|----------------------------| | (0028H) | TFF4 | | TC4CK | | TC4S | | TC4M | (Initial value: 0000 0000) | | | | | | | | - | | | | | - | | | | | | |-------|---------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------------------------|-----| | TFF4 | Timer F/F4 control | 0: Clear<br>1: Set | | | | R/W | | | | | NORMAL1/2, | IDLE1/2 mode DV7CK = 1 | SLOW1/2<br>SLEEP1/2<br>mode | | | | ( | 000 | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | fs/2 <sup>3</sup> | | | | | 001 | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | - | | | TC4CK | Operating clock selection [Hz] | 010 | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | - | R/W | | | | 011 | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | - | | | | | 100 | fs | fs | fs | | | | | 101 | fc/2 | fc/2 | _ | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 110 | fc | fc | _ | | | | | 111 | > | TC4 pin input | | | | TC4S | TC4 start control | 0: Operation | on stop and counter cl<br>on start | ear | | R/W | | TÇ4M | TC4M operating mode select | 001: 8-bit pro<br>010: 8-bit pul<br>011: Reserve<br>100: 16-bit tir<br>101: Warm-u<br>110: 16-bit pu | er/event counter mod<br>ogrammable divider ou<br>se width modulation (<br>ed<br>mer/event counter mo<br>p counter mode<br>ulse width modulation<br>PG mode | utput (PDO) mode<br>PWM) output mode<br>de | | R/W | - Note 1: fc: High-frequency clock [Hz] fs: Low-frequency clock [Hz] - Note 2: Do not change the TC4M, TC4CK and TFF4 settings while the timer is running. - Note 3: To stop the timer operation (TC4S= $1 \rightarrow 0$ ), do not change the TC4M, TC4CK and TFF4 settings. To start the timer operation (TC4S= $0 \rightarrow 1$ ), TC4M, TC4CK and TFF4 can be programmed. - Note 4: When TC4M= 1\*\* (upper byte in the 16-bit mode), the source clock becomes the TC3 overflow signal regardless of the TC4CK setting. - Note 5: To use the TimerCounter in the 16-bit mode, select the operating mode by programming TC4M, where TC3CR<TC3M> must be set to 011. - Note 6: To the TimerCounter in the 16-bit mode, select the source clock by programming TC3CR<TC3CK>. Set the timer start control and timer F/F control by programming TC4S and TFF4, respectively. - Note 7: The operating clock settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 10-1 and Table 10-2. - Note 8: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 10-3. Table 10-1 Operating Mode and Selectable Source Clock (NORMAL1/2 and IDLE1/2 Modes) | Operating mode | fc/2 <sup>11</sup><br>or<br>fs/2 <sup>3</sup> | fc/2 <sup>7</sup> | fc/2 <sup>5</sup> | fc/2 <sup>3</sup> | fs | fc/2 | fc | TC3<br>pin input | TC4<br>pin input | |----------------------|-----------------------------------------------|-------------------|-------------------|-------------------|--------------|----------------------------------------------------------|----------------|------------------|------------------| | 8-bit timer | О | О | О | О | - | | | _ | _ | | 8-bit event counter | - | - | - | - | - | $\left(\left(\begin{array}{c}-\end{array}\right)\right)$ | > - | О | О | | 8-bit PDO | О | О | О | О | 7 | | _ | | _ | | 8-bit PWM | О | О | О | О | 4 | Ø | 0 | 4(- / | > - | | 16-bit timer | О | О | О | 0 / | $\bigcirc$ | > - | - / | | _ | | 16-bit event counter | - | - | - | - ( | V(-)) | - < | > -(( | | _ | | Warm-up counter | - | - | - | 7 | 9 | _ | - | 7(-// | _ | | 16-bit PWM | О | 0 | 0 | | $\searrow_0$ | 0 ( | 70 | ) o | - | | 16-bit PPG | О | 0 | 0 < | (0) | _ | - | Z/ <u>-</u> )) | 0 | - | Note 1: For 16-bit operations (16-bit timer/event counter, warm-up counter, 16-bit PWM and 16-bit PPG), set its source clock on lower bit (TC3CK). Note 2: O: Available source clock Table 10-2 Operating Mode and Selectable Source Clock (SLOW1/2 and SLEEP1/2 Modes) | Operating mode | fc/2 <sup>11</sup><br>or<br>fs/2 <sup>3</sup> | fc/2 <sup>7</sup> | fc/2 <sup>5</sup> | fc/2 <sup>3</sup> | fs | fc/2 | fc | TC3<br>pin input | TC4<br>pin input | |----------------------|-----------------------------------------------|-------------------|-------------------|-----------------------|-----|------|----|------------------|------------------| | 8-bit timer | (6// | ))- | - / | //<br>/' <sub>(</sub> | > - | - | - | - | - | | 8-bit event counter | ) | ) - / | (( | //- | - | 1 | ı | О | О | | 8-bit PDO | $\sqrt{0}$ | - | /\<br>/\ | $\bigg)\bigg)$ | - | - | ı | ı | - | | 8-bit PWM | O | | | <br> <br> | О | - | ı | ı | - | | 16-bit timer | 0 | | // | - | - | - | - | - | - | | 16-bit event counter | _ | 1 | <u> </u> | ı | - | ı | ı | О | _ | | Warm-up counter | _ | 4 | - | - | - | - | О | - | - | | 16-bit-PWM | 0 | 1 | - | ı | О | - | - | 0 | - | | 16-bit PPG | ) o ( | )- | _ | - | - | _ | - | О | - | Note1: For 16-bit operations (16-bit timer/event counter, warm-up counter, 16-bit PWM and 16-bit PPG), set its source clock on lower bit (TC3CK). Note2: O: Available source clock Table 10-3 Constraints on Register Values Being Compared | Operating mode | Register Value | |----------------------------|-----------------------------------------------------------------------------| | 8-bit timer/event counter | 1≤ (TTREGn) ≤255 | | 8-bit PDO | 1≤ (TTREGn) ≤255 | | 8-bit PWM | 2≤ (PWREGn) ≤254 | | 16-bit timer/event counter | 1≤ (TTREG4, 3) ≤65535 | | Warm-up counter | 256≤ (TTREG4, 3) ≤65535 | | 16-bit PWM | 2≤ (PWREG4, 3) ≤65534 | | 16-bit PPG | 1≤ (PWREG4, 3) < (TTREG4, 3) ≤65535<br>and<br>(PWREG4, 3) + 1 < (TTREG4, 3) | ### 10.3 Function The TimerCounter 3 and 4 have the 8-bit timer, 8-bit event counter, 8-bit programmable divider output (PDO), 8-bit pulse width modulation (PWM) output modes. The TimerCounter 3 and 4 (TC3, 4) are cascadable to form a 16-bit timer. The 16-bit timer has the operating modes such as the 16-bit timer, 16-bit event counter, warm-up counter, 16-bit pulse width modulation (PWM) output and 16-bit programmable pulse generation (PPG) modes. # 10.3.1 8-Bit Timer Mode (TC3 and 4) In the timer mode, the up-counter counts up using the internal clock. When a match between the up-counter and the timer register j (TTREGj) value is detected, an INTTCj interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting. Note 1: In the timer mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PPGj pins may output pulses. Note 2: In the timer mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the timer mode, the new value programmed in TTREGj is in effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 3, 4 Table 10-4 Source Clock for TimerCounter 3, 4 (Internal Clock) DI | | Source Clock | | Reso | plution | Maximum 1 | Time Setting | |-------------------------|------------------------|------------------------|-------------|-----------------|-------------|-----------------| | NORMAL1/2, | IDLE1/2 mode | SLOW1/2, | | | | f 00 700 III | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | fc/2 <sup>11</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 32.6 ms | 62.3 ms | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | - ( | 8 μs | | 2.0 ms | - | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | | 2 μs | | 510 μs | - | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | ((-)) | 500 ns | _ | 127.5 μs | _ | Example :Setting the timer mode with source clock fc/2<sup>7</sup> Hz and generating an interrupt 80 μs later (TimerCounter4, fc = 16.0 MHz) LD (TTREG4), 0AH : Sets the timer register (80 $\mu$ s÷2 $^7$ /fc = 0AH). SET (EIRH),1 : Enables INTTC4 interrupt. EI LD (TC4CR), 00010000B : Sets the operating clock to fc/2<sup>7</sup>, and 8-bit timer mode. (TC4CR), 00011000B : Starts TC4. Figure 10-2 8-Bit Timer Mode Timing Chart (TC4) # 10.3.2 8-Bit Event Counter Mode (TC3, 4) In the 8-bit event counter mode, the up-counter counts up at the falling edge of the input pulse to the TCj pin. When a match between the up-counter and the TTREGj value is detected, an INTTCj interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at the falling edge of the input pulse to the TCj pin. Two machine cycles are required for the low- or high-level pulse input to the TCj pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1/2 or IDLE1/2 mode, and fs/2<sup>4</sup> Hz in the SLOW1/2 or SLEEP1/2 mode. Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PPGj pins may output Note 2: In the event counter mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the event counter mode, the new value programmed in TTREGj is in effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. #### 10.3.3 8-Bit Programmable Divider Output (PDO) Mode (TC3, 4) This mode is used to generate a pulse with a 50% duty cycle from the PDOj pin. In the PDO mode, the up-counter counts up using the internal clock. When a match between the up-counter and the TTREGj value is detected, the logic level output from the $\overline{PDOj}$ pin is switched to the opposite state and the up-counter is cleared. The INTTCj interrupt request is generated at the time. The logic state opposite to the timer F/Fj logic level is output from the $\overline{PDOj}$ pin. An arbitrary value can be set to the timer F/Fj by TCjCR<TFFj>. Upon reset, the timer F/Fj value is initialized to 0. To use the programmable divider output, set the output latch of the I/O port to 1. Example :Generating 1024 Hz pulse using TC4 (fc = 16.0 MHz) #### Setting port LD (TTREG4), 3DH : $1/1024 \div 2^7/\text{fc} \div 2 = 3DH$ LD (TC4CR), 00010001B : Sets the operating clock to fc/2<sup>7</sup> and 8-bit PDO mode. LD (TC4CR), 00011001B : Starts TC4. Note 1: In the programmable divider output mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the programmable divider output mode, the new value programmed in TTREGj is in effect immediately after programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 2: When the timer is stopped during PDO output, the PDOj pin holds the output status when the timer is stopped. To change the output status, program TCjCR<TFFj> after the timer is stopped. Do not change the TCjCR<TFFj> setting upon stopping of the timer. Example: Fixing the PDOj pin to the high level when the TimerCounter is stopped CLR (TCjCR).3: Stops the timer. Figure 10-4 8-Bit PDO Mode Timing Chart (TC4) # 10.3.4 8-Bit Pulse Width Modulation (PWM) Output Mode (TC3, 4) This mode is used to generate a pulse-width modulated (PWM) signals with up to 8 bits of resolution. The up-counter counts up using the internal clock. When a match between the up-counter and the PWREGj value is detected, the logic level output from the timer F/Fj is switched to the opposite state. The counter continues counting. The logic level output from the timer F/Fj is switched to the opposite state again by the up-counter overflow, and the counter is cleared. The INTTCj interrupt request is generated at this time. Since the initial value can be set to the timer F/Fj by TCjCR<TFFj>, positive and negative pulses can be generated. Upon reset, the timer F/Fj is cleared to 0. (The logic level output from the PWMj pin is the opposite to the timer F/Fj logic level.) Since PWREGj in the PWM mode is serially connected to the shift register, the value set to PWREGj can be changed while the timer is running. The value set to PWREGj during a run of the timer is shifted by the INTTCj interrupt request and loaded into PWREGj. While the timer is stopped, the value is shifted immediately after the programming of PWREGj. If executing the read instruction to PWREGj during PWM output, the value in the shift register is read, but not the value set in PWREGj. Therefore, after writing to PWREGj, the reading data of PWREGj is previous value until INTTCj is generated. For the pin used for PWM output, the output latch of the 1/O port must be set to 1. CLR (TCjCR).7: Sets the PWMj pin to the high level. - Note 1: In the PWM mode, program the timer register PWREGj immediately after the INTTCj interrupt request is generated (normally in the INTTCj interrupt service routine.) If the programming of PWREGj and the interrupt request occur at the same time, an unstable value is shifted, that may result in generation of the pulse different from the programmed value until the next INTTCj interrupt request is generated. - Note 2: When the timer is stopped during PWM output, the PWMj pin holds the output status when the timer is stopped. To change the output status program TCjCR<TFFj> after the timer is stopped. Do not change the TCjCR<TFFj> upon stopping of the timer. Example: Fixing the PWMj pin to the high level when the TimerCounter is stopped CLR (TCjCR).3: Stops the timer. - Note 3: To enter the STOP mode during PWM output, stop the timer and then enter the STOP mode. If the STOP mode is entered without stopping the timer when fc, fc/2 or fs is selected as the source clock, a pulse is output from the PWMj pin during the warm-up period time after exiting the STOP mode. Note 4: j = 3, 4 Table 10-5 PWM Output Mode | | Source Clock | | Resc | olution | Repeate | ed Cycle | |-------------------------|------------------------|------------------------|-------------|-----------------|-------------|-----------------| | , | IDLE1/2 mode | SLOW1/2,<br>SLEEP1/2 | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | DV7CK = 0 | DV7CK = 1 | mode | | | | | | fc/2 <sup>11</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 32.8 ms | 62.5 ms | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | 4 | 8 µs | - | 2.05 ms | | | fc/2 <sup>5</sup> | ) fc/2 <sup>5</sup> | | 2 μs | _ | 512 μs | - | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | $\sim ((-))$ | 500 ns | _ | 128 μs | - | | fs | fs | fs | 30.5 μs | 30.5 μs | 7.81 ms | 7.81 ms | | fc/2 | fc/2 | | 125 ns | - | 32 μs | - | | fc | fc | _ | 62.5 ns | - | 16 μs | - | Figure 10-5 8-Bit PWM Mode Timing Chart (TC4) # 10.3.5 16-Bit Timer Mode (TC3 and 4) In the timer mode, the up-counter counts up using the internal clock. The TimerCounter 3 and 4 are cascadable to form a 16-bit timer. When a match between the up-counter and the timer register (TTREG3, TTREG4) value is detected after the timer is started by setting TC4CR<TC4S> to 1, an INTTC4 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter continues counting. Program the lower byte and upper byte in this order in the timer register. (Programming only the upper or lower byte should not be attempted.) Note 1: In the timer mode, fix TCjCR<TFfj> to 0. If not fixed, the PDOj, PWMj, and PPGj pins may output a pulse. Note 2: In the timer mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the timer mode, the new value programmed in TREGj is in effect immediately after programming of TTREGj. Therefore, if TTREGj is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 3, 4 Table 10-6 Source Clock for 16-Bit Timer Mode | | Source Clock | | Reso | ofution > | Maximum 1 | ime Setting | |--------------------|-------------------|-------------------|-------------|-----------------|---------------------------------------|-----------------| | NORMAL1/2, | IDLE1/2 mode | SLOW1/2, | | ( <u>(</u> | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc≥16 MHz | fs/= 32.768 kHz | | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | fs/2 <sup>3</sup> | 128 µs | 244.14 μs | 8.39 s | 16 s | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | _ | 8 µs | | 524.3 ms | _ | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | _ | 2 µs | - ( 🧷 | 131.1 ms | _ | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | - < | 500 ns | - | 32.8 ms | - | Example : Setting the timer mode with source clock fe/27 Hz, and generating an interrupt 300 ms later (fc = 16.0 MHz)LDW TTREG3), 927CH Sets the timer register (300 ms÷27/fc = 927CH). DI (EIRH). 1 Enables INTTC4 interrupt ΕĪ ЪД (TC3CR), 13H :Sets the operating clock to fc/27, and 16-bit timer mode LD (TC4CR), 04H : Sets the 16-bit timer mode (upper byte). (TÇ4ÇR), 0CH : Starts the timer. TC4CR<TC4S> Internal source clock Counter 0 TTRFG3 (Lower byte) TTREG4 (Upper byte) Match Counter Match Counter INTTC4 interrupt request Figure 10-6 16-Bit Timer Mode Timing Chart (TC3 and TC4) # 10.3.6 16-Bit Event Counter Mode (TC3 and 4) In the event counter mode, the up-counter counts up at the falling edge to the TC3 pin. The TimerCounter 3 and 4 are cascadable to form a 16-bit event counter. When a match between the up-counter and the timer register (TTREG3, TTREG4) value is detected after the timer is started by setting TC4CR<TC4S> to 1, an INTTC4 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at the falling edge of the input pulse to the TC3 pin. Two machine cycles are required for the low- or high-level pulse input to the TC3 pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1/2 or IDLE1/2 mode, and fs/2<sup>4</sup> in the SLOW1/2 or SLEEP1/2 mode. Program the lower byte (TTREG3), and upper byte (TTREG4) in this order in the timer register. (Programming only the upper or lower byte should not be attempted.) Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDO; PWMj and PPGj pins may output pulses. Note 2: In the event counter mode, do not change the TTREGi setting while the timer is running. Since TTREGi is not in the shift register configuration in the event counter mode, the new value programmed in TTREGi is in effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 3, 4 # 10.3.7 16-Bit Pulse Width Modulation (PWM) Output Mode (TC3 and 4) This mode is used to generate a pulse-width modulated (PWM) signals with up to 16 bits of resolution. The TimerCounter 3 and 4 are cascadable to form the 16-bit PWM signal generator. The counter counts up using the internal clock or external clock. When a match between the up-counter and the timer register (RWREG3, PWREG4) value is detected, the logic level output from the timer F/F4 is switched to the opposite state. The counter continues counting. The logic level output from the timer F/F4 is switched to the opposite state again by the counter overflow, and the counter is cleared. The INFTC4 interrupt is generated at this time. Two machine cycles are required for the high- or low-level pulse input to the TC3 pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1/2 or IDLE1/2 mode, and fs/2<sup>4</sup> to in the SLOW1/2 or SLEEP1/2 mode. Since the initial value can be set to the timer F/F4 by TC4CR<TFF4>, positive and negative pulses can be generated. Upon reset, the timer F/F4 is cleared to 0. (The logic level output from the $\overline{PWM4}$ pin is the opposite to the timer F/F4 logic level.) Since PWREG4 and 3 in the PWM mode are serially connected to the shift register, the values set to PWREG4 and 3 can be changed while the timer is running. The values set to PWREG4 and 3 during a run of the timer are shifted by the INTIC; interrupt request and loaded into PWREG4 and 3. While the timer is stopped, the values are shifted immediately after the programming of PWREG4 and 3. Set the lower byte (PWREG3) and upper byte (PWREG4) in this order to program PWREG4 and 3. (Programming only the lower or upper byte of the register should not be attempted.) If executing the read instruction to PWREG4 and 3 during PWM output, the values set in the shift register is read, but not the values set in PWREG4 and 3. Therefore, after writing to the PWREG4 and 3, reading data of PWREG4 and 3 is previous value until INTTC4 is generated. For the pin used for PWM output, the output latch of the I/O port must be set to 1. Note 1: In the PWM mode, program the timer register PWREG4 and 3 immediately after the INTTC4 interrupt request is generated (normally in the INTTC4 interrupt service routine.) If the programming of PWREGj and the interrupt request occur at the same time, an unstable value is shifted, that may result in generation of pulse different from the programmed value until the next INTTC4 interrupt request is generated. Note 2: When the timer is stopped during PWM output, the PWM4 pin holds the output status when the timer is stopped. To change the output status, program TC4CR<TFF4> after the timer is stopped. Do not program TC4CR<TFF4> upon stopping of the timer. Example: Fixing the PWM4 pin to the high level when the TimerCounter is stopped CLR (TC4CR).3: Stops the timer. CLR (TC4CR).7 : Sets the PWM4 pin to the high level. Note 3: To enter the STOP mode, stop the timer and then enter the STOP mode. If the STOP mode is entered without stopping of the timer when fc, fc/2 or fs is selected as the source clock, a pulse is output from the PWM4 pin during the warm-up period time after exiting the STOP mode. Table 10-7 16-Bit PWM Output Mode | | Source Clock | | Reso | olution | Repeated Cycle | | | |--------------------|------------------------|------------------------|-------------|-----------------------------------|----------------|-----------------|--| | NORMAL1/2, | IDLE1/2 mode | SLOW1/2, | | | | | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 8.39 s | 16 s | | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | _ | 8 µs | - ( | 524.3 ms | _ | | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | _ | 2 μs | - | )) 131.1 ms | _ | | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | _ | 500 ns | (- | 32.8 ms | - | | | fs | fs | fs | 30.5 μs | 30.5 µs | 2 s | 2 s | | | fc/2 | fc/2 | _ | 125 ns | $\bigcirc$ | 8.2 ms | <b>→</b> - | | | fc | fc | - | 62.5 ns | $\langle \langle \rangle \rangle$ | 4.1 ms | <u> </u> | | Example: Generating a pulse with 1-ms high-level width and a period of 32.768 ms (fc = 16.0 MHz) Setting ports LDW (PWREG3), 07D0H LD (TC3CR), 33H LD (TC4CR), 056H LD (TC4CR), 05EH : Sets the pulse width. : Sets the operating clock to $\mbox{fc/}2^3$ , and 16-bit PWM output mode (lower byte). : Sets TFF4 to the initial value 0, and 16-bit PWM signal generation mode (upper byte). : Starts the timer. Figure 10-7 16-Bit PWM Mode Timing Chart (TC3 and TC4) TMP86FS49BFG # 10.3.8 16-Bit Programmable Pulse Generate (PPG) Output Mode (TC3 and 4) This mode is used to generate pulses with up to 16-bits of resolution. The timer counter 3 and 4 are cascadable to enter the 16-bit PPG mode. The counter counts up using the internal clock or external clock. When a match between the up-counter and the timer register (PWREG3, PWREG4) value is detected, the logic level output from the timer F/F4 is switched to the opposite state. The counter continues counting. The logic level output from the timer F/F4 is switched to the opposite state again when a match between the up-counter and the timer register (TTREG3, TTREG4) value is detected, and the counter is cleared. The INTTC4 interrupt is generated at this time. Two machine cycles are required for the high- or low-level pulse input to the TC3 pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1/2 or IDLE1/2 mode, and fs/2<sup>4</sup> to in the SLOW1/2 or SLEEP1/2 mode. Since the initial value can be set to the timer F/F4 by TC4CR<TFF4, positive and negative pulses can be generated. Upon reset, the timer F/F4 is cleared to 0. (The logic level output from the $\overline{PPG4}$ pin is the opposite to the timer F/F4.) Set the lower byte and upper byte in this order to program the timer register. (TTREG3 $\rightarrow$ TTREG4, PWREG3 $\rightarrow$ PWREG4) (Programming only the upper or lower byte should not be attempted.) For PPG output, set the output latch of the I/O port to 1. Example: Generating a pulse with 1-ms high-level width and a period of 16.385 ms (fc = 16.0 MHz) Setting ports : Sets the pulse width: LDW (PWREG3), 07D0k LDW (TTREG3), 8002k : Sets the cycle period : Sets the operating clock to fc/23, and 16-bit PPG mode (TC3CR), 33H LD (lower byte). Sets TFF4 to the initial value 0, and 16-bit ΙD (TC4CR), 057h PPG mode (upper byte). (TC4CR), 05FH Starts the timer. LD Note 1: In the PPG mode, do not change the PWREG and TREG settings while the timer is running. Since PWREG and TTREG are not in the shift register configuration in the PPG mode, the new values programmed in PWREG and TTREG are in effect immediately after programming PWREG and TTREG. Therefore, if PWREG and TTREG are changed while the timer is running, an expected operation may not be obtained. Note 2 When the timer is stopped during PPG output, the PPG4 pin holds the output status when the timer is stopped. To change the output status, program TC4CR<TFF4> after the timer is stopped. Do not change TC4CR<TFF4> upon stopping of the timer. Example: Fixing the PPG4 pin to the high level when the TimerCounter is stopped CLR (TC4CR).3: Stops the timer CLR (TC4CR).7: Sets the PPG4 pin to the high level Note 3: i = 3, 4 Figure 10-8 16-Bit PPG Mode Timing Chart (TC3 and TC4) # 10.3.9 Warm-Up Counter Mode In this mode, the warm-up period time is obtained to assure oscillation stability when the system clocking is switched between the high-frequency and low-frequency. The timer counter 3 and 4 are cascadable to form a 16-bit TimerCounter. The warm-up counter mode has two types of mode; switching from the high-frequency to low-frequency, and vice-versa. Note 1: In the warm-up counter mode, fix TCiCR<TFFi> to 0. If not fixed, the PDOi, PWMi and PPGi pins may output pulses. Note 2: In the warm-up counter mode, only upper 8 bits of the timer register TTREG4 and 3 are used for match detection and lower 8 bits are not used. Note 3: i = 3, 4 # 10.3.9.1 Low-Frequency Warm-up Counter Mode (NORMAL1 → NORMAL2 → SLOW2 → SLOW1) In this mode, the warm-up period time from a stop of the low-frequency clock is to oscillation stability is obtained. Before starting the timer, set SYSCR2<br/> XTEN> to 1 to oscillate the low-frequency clock. When a match between the up-counter and the timer register (TTREG4, 3) value is detected after the timer is started by setting TC4CR<TC4S> to 1, the counter is cleared by generating the INTTC4 interrupt request. After stopping the timer in the INTTC4 interrupt service routine, set SYSCR2<br/> SYSCK> to 1 to switch the system clock from the high-frequency to low-frequency, and then clear of SYSCR2<br/> XEN> to 0 to stop the high-frequency clock. Table 10-8 Setting Time of Low-Frequency Warm-Up Counter Mode (fs = 32.768 kHz) | Minimum Time Setting<br>(TTREG4, 3 = 0100H) | Maximum Time Setting<br>(TTREG4) 3 = FF00H) | |---------------------------------------------|---------------------------------------------| | 7.81 ms | 1.99 s | Example: After checking low-frequency clock oscillation stability with TC4 and 3, switching to the SLOW1 mode # 10.3.9.2 High-Frequency Warm-Up Counter Mode (SLOW1 → SLOW2 → NORMAL2 → NORMAL1) In this mode, the warm-up period time from a stop of the high-frequency clock fc to the oscillation stability is obtained. Before starting the timer, set SYSCR2<XEN> to 1 to oscillate the high-frequency clock. When a match between the up-counter and the timer register (TTREG4, 3) value is detected after the timer is started by setting TC4CR<TC4S> to 1, the counter is cleared by generating the INTTC4 interrupt request. After stopping the timer in the INTTC4 interrupt service routine, clear SYSCR2<SYSCK> to 0 to switch the system clock from the low-frequency to high-frequency, and then SYSCR2<XTEN> to 0 to stop the low-frequency clock. Table 10-9 Setting Time in High-Frequency Warm-Up Counter Mode | Minimum time Setting<br>(TTREG4, 3 = 0100H) | Maximum time Setting (TTREG4, 3 = FF00H) | |---------------------------------------------|------------------------------------------| | 16 μs | 4.08 ms | Example: After checking high-frequency clock oscillation stability with TC4 and 3, switching to the NORMAL1 mode # 11.8-Bit TimerCounter (TC5, TC6) # 11.1 Configuration #### 11.2 TimerCounter Control The TimerCounter 5 is controlled by the TimerCounter 5 control register (TC5CR) and two 8-bit timer registers (TTREG5, PWREG5). - Note 1: fc: High-frequency clock [Hz] fs: Low-frequency clock[Hz] - Note 2: Do not change the TC5M, TC5CK and TFF5 settings while the timer is running. - Note 3: To stop the timer operation (TC5S= $1 \rightarrow 0$ ), do not change the TC5M, TC5CK and TFF5 settings. To start the timer operation (TC5S= $0 \rightarrow 1$ ), TC5M, TC5CK and TFF5 can be programmed. - Note 4: To use the TimerCounter in the 16-bit mode, set the operating mode by programming TC6CR<TC6M>, where TC5M must be fixed to 011. - Note 5: To use the TimerCounter in the 16-bit mode, select the source clock by programming TC5CK. Set the timer start control and timer F/F control by programming TC6CR<TC6S> and TC6CR<TFF6>, respectively. - Note 6: The operating clock settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 11-1 and Table 11-2. Note 7: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 11-3. Note 8: The operating clock fc in the SLOW or SLEEP mode can be used only as the high-frequency warm-up mode. The TimerCounter 6 is controlled by the TimerCounter 6 control register (TC6CR) and two 8-bit timer registers (TTREG6 and PWREG6). #### TimerCounter 6 Timer Register Note 1: Do not change the timer register (TTREG6) setting while the timer is running. Note 2: Do not change the timer register (PWREG6) setting in the operating mode except the 8-bit and 16-bit PWM modes while the timer is running. #### TimerCounter 6 Control Register | TC6CR | 7 | 6 | 5 | 4 | 3 | 2 | 1 0 | | |---------|------|---|-------|---|------|---|------|----------------------------| | (002AH) | TFF6 | | TC6CK | | TC6S | | TC6M | (Initial value: 0000 0000) | | | | | | | | _ | | - ( ) / 1 | | _ | | | | | | | |-------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------------------------|-----------------------------|-----| | TFF6 | Timer F/F6 control | 0: Clear<br>1: Set | | | | R/W | | | | | NORMAL1/2,<br>DV7CK = 0 | IDLE1/2 mode DV7CK = 1 | SLOW1/2<br>SLEEP1/2<br>mode | | | | ( | 000 | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | fs/2 <sup>3</sup> | | | | | 001 | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | - | | | TC6CK | TC6CK Operating clock selection [Hz] | 010 | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | | R/W | | | | 011 | fo/2 <sup>3</sup> | fc/2 <sup>3</sup> | - | | | | | 100 | fs | fs | fs | | | | | 101 | fc/2 | fc/2 | - | | | | | 110 | fc | fc | - | | | | | 111 | > | TC6 pin input | | | | TC6S | TC6 start control | 0: Operation 1: Op | on stop and counter cl<br>on start | ear | | R/W | | TÇÊM | TC6M operating mode select | 000: 8-bit timer/event counter mode 001: 8-bit programmable divider output (PDO) mode 010: 8-bit pulse width modulation (PWM) output mode 011: Reserved 100: 16-bit timer/event counter mode 101: Warm-up counter mode 110: 16-bit pulse width modulation (PWM) output mode 111: 16-bit PPG mode | | | | | - Note 1: fc: High-frequency clock [Hz] fs: Low-frequency clock [Hz] - Note 2: Do not change the TC6M, TC6CK and TFF6 settings while the timer is running. - Note 3: To stop the timer operation (TC6S= 1 $\rightarrow$ 0), do not change the TC6M, TC6CK and TFF6 settings. To start the timer operation (TC6S= 0 $\rightarrow$ 1), TC6M, TC6CK and TFF6 can be programmed. - Note 4: When TC6M= 1\*\* (upper byte in the 16-bit mode), the source clock becomes the TC5 overflow signal regardless of the TC6CK setting. - Note 5: To use the TimerCounter in the 16-bit mode, select the operating mode by programming TC6M, where TC5CR<TC5M> must be set to 011. - Note 6: To the TimerCounter in the 16-bit mode, select the source clock by programming TC5CR<TC5CK>. Set the timer start control and timer F/F control by programming TC6S and TFF6, respectively. - Note 7: The operating clock settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 11-1 and Table 11-2. - Note 8: The timer register settings are limited depending on the timer operating mode. For the detailed descriptions, see Table 11-3. Table 11-1 Operating Mode and Selectable Source Clock (NORMAL1/2 and IDLE1/2 Modes) | | | | | | | | | _ | | |----------------------|-----------------------------------------------|-------------------|-------------------|-------------------|--------------|----------------------------------------------------------|------------------|------------------|------------------| | Operating mode | fc/2 <sup>11</sup><br>or<br>fs/2 <sup>3</sup> | fc/2 <sup>7</sup> | fc/2 <sup>5</sup> | fc/2 <sup>3</sup> | fs | fc/2 | | TC5<br>pin input | TC6<br>pin input | | 8-bit timer | О | О | О | О | - | | | _ | _ | | 8-bit event counter | - | - | - | - | - | $\left(\left(\begin{array}{c}-\end{array}\right)\right)$ | > - | О | О | | 8-bit PDO | О | О | О | О | 7 | | - | | _ | | 8-bit PWM | О | О | О | О | 4 | Ø | 0 | U(- / | > - | | 16-bit timer | О | О | О | 0 / | $\bigcirc$ | > - | - / | | _ | | 16-bit event counter | - | - | - | - ( | V(-)) | - < | > -(( | )) | _ | | Warm-up counter | - | - | - | 7 | | _ | \ <u>-</u> \ | 7(-// | _ | | 16-bit PWM | О | 0 | 0 | 0 | $\searrow_0$ | 0 ( | 70 | > <u>0</u> | - | | 16-bit PPG | 0 | 0 | 0 < | 0 | - | - ( | <del>/_</del> )) | 0 | - | Note 1: For 16-bit operations (16-bit timer/event counter, warm-up counter, 16-bit PWM and 16-bit PPG), set its source clock on lower bit (TC5CK). Note 2: O: Available source clock Table 11-2 Operating Mode and Selectable Source Clock (SLOW1/2 and SLEEP1/2 Modes) | Operating mode | fc/2 <sup>11</sup><br>or<br>fs/2 <sup>3</sup> | fc/2 <sup>7</sup> | fc/2 <sup>5</sup> | fc/2 <sup>3</sup> | fs | fc/2 | fc | TC5<br>pin input | TC6<br>pin input | |----------------------|-----------------------------------------------|-------------------|-------------------|-----------------------|-----|------|----|------------------|------------------| | 8-bit timer | (6// | ))- | - / | //<br>/' <sub>(</sub> | > - | _ | - | - | - | | 8-bit event counter | ) | ) <u> </u> | (( | // | - | _ | ı | О | О | | 8-bit PDO | $\sqrt{0}$ | - | <u> </u> | $\bigg)\bigg)$ | - | _ | ı | - | - | | 8-bit PWM | O | | | <u>-</u> | О | _ | ı | - | - | | 16-bit timer | 0 | | // | - | - | _ | - | - | - | | 16-bit event counter | _ | 1 | 71 | ı | ı | _ | ı | О | _ | | Warm-up counter | _ | 4 | - | - | - | _ | О | - | - | | 16-bit-PWM | 0 | 1 | - | - | 0 | - | - | 0 | - | | 16-bit PPG | ) o ( | | _ | - | - | - | = | 0 | - | Note1: For 16-bit operations (16-bit timer/event counter, warm-up counter, 16-bit PWM and 16-bit PPG), set its source clock on lower bit (TC5CK). Note2: O: Available source clock Table 11-3 Constraints on Register Values Being Compared | Operating mode | Register Value | |----------------------------|-----------------------------------------------------------------------------| | 8-bit timer/event counter | 1≤ (TTREGn) ≤255 | | 8-bit PDO | 1≤ (TTREGn) ≤255 | | 8-bit PWM | 2≤ (PWREGn) ≤254 | | 16-bit timer/event counter | 1≤ (TTREG6, 5) ≤65535 | | Warm-up counter | 256≤ (TTREG6, 5) ≤65535 | | 16-bit PWM | 2≤ (PWREG6, 5) ≤65534 | | 16-bit PPG | 1≤ (PWREG6, 5) < (TTREG6, 5) ≤65535<br>and<br>(PWREG6, 5) + 1 < (TTREG6, 5) | ### 11.3 Function The TimerCounter 5 and 6 have the 8-bit timer, 8-bit event counter, 8-bit programmable divider output (PDO), 8-bit pulse width modulation (PWM) output modes. The TimerCounter 5 and 6 (TC5, 6) are cascadable to form a 16-bit timer. The 16-bit timer has the operating modes such as the 16-bit timer, 16-bit event counter, warm-up counter, 16-bit pulse width modulation (PWM) output and 16-bit programmable pulse generation (PPG) modes. # 11.3.1 8-Bit Timer Mode (TC5 and 6) In the timer mode, the up-counter counts up using the internal clock. When a match between the up-counter and the timer register j (TTREGj) value is detected, an INTTCj interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting. Note 1: In the timer mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWM) and PPG pins may output pulses. Note 2: In the timer mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the timer mode, the new value programmed in TTREGj is in effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 5, 6 Table 11-4 Source Clock for TimerCounter 5, 6 (Internal Clock) | | Source Clock | | Reso | plution | Maximum Time Setting | | | |----------------------------------|------------------------|------------------------|-------------|-----------------|----------------------|-----------------|--| | NORMAL1/2, IDLE1/2 mode SLOW1/2, | | | | | _ | | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | | fc/2 <sup>11</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 32.6 ms | 62.3 ms | | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | - ( | 8 µs | | 2.0 ms | - | | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | | 2 μs | | 510 μs | - | | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | ((-)) | 500 ns | _ | 127.5 μs | - | | Example :Setting the timer mode with source clock fc/2<sup>7</sup> Hz and generating an interrupt 80 μs later (TimerCounter6, fc = 16.0 MHz) LD (TTREG6), 0AH : Sets the timer register (80 $\mu$ s÷2 $^7$ /fc = 0AH). DI SET (EIRE),/2 : Enables INTTC6 interrupt. EI LD (TC6CR), 00010000B : Sets the operating clock to fc/2<sup>7</sup>, and 8-bit timer mode. (TC6CR), 00011000B : Starts TC6. Figure 11-2 8-Bit Timer Mode Timing Chart (TC6) # 11.3.2 8-Bit Event Counter Mode (TC5, 6) In the 8-bit event counter mode, the up-counter counts up at the falling edge of the input pulse to the TCj pin. When a match between the up-counter and the TTREGj value is detected, an INTTCj interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at the falling edge of the input pulse to the TCj pin. Two machine cycles are required for the low- or high-level pulse input to the TCj pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1/2 or IDLE1/2 mode, and fs/2<sup>4</sup> Hz in the SLOW1/2 or SLEEP1/2 mode. Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDOj, PWMj and PPGj pins may output pulses. Note 2: In the event counter mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the event counter mode, the new value programmed in TTREGj is in effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. #### 11.3.3 8-Bit Programmable Divider Output (PDO) Mode (TC5, 6) This mode is used to generate a pulse with a 50% duty cycle from the PDOj pin. In the PDO mode, the up-counter counts up using the internal clock. When a match between the up-counter and the TTREGj value is detected, the logic level output from the $\overline{PDOj}$ pin is switched to the opposite state and the up-counter is cleared. The INTTCj interrupt request is generated at the time. The logic state opposite to the timer F/Fj logic level is output from the $\overline{PDOj}$ pin. An arbitrary value can be set to the timer F/Fj by TCjCR<TFFj>. Upon reset, the timer F/Fj value is initialized to 0. To use the programmable divider output, set the output latch of the I/O port to 1. Example : Generating 1024 Hz pulse using TC6 (fc = 16.0 MHz) #### Setting port LD (TTREG6), 3DH : $1/1024 \div 2^7/\text{fc} \div 2 = 3DH$ LD (TC6CR), 00010001B : Sets the operating clock to fc/2<sup>7</sup> and 8-bit PDO mode. LD (TC6CR), 00011001B : Starts TC6. Note 1: In the programmable divider output mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the programmable divider output mode, the new value programmed in TTREGj is in effect immediately after programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 2: When the timer is stopped during PDO output, the PDOj pin holds the output status when the timer is stopped. To change the output status, program TCjCR<TFFj> after the timer is stopped. Do not change the TCjCR<TFFj> setting upon stopping of the timer. Example: Fixing the PDOj pin to the high level when the TimerCounter is stopped Figure 11-4 8-Bit PDO Mode Timing Chart (TC6) #### 11.3.4 8-Bit Pulse Width Modulation (PWM) Output Mode (TC5, 6) This mode is used to generate a pulse-width modulated (PWM) signals with up to 8 bits of resolution. The up-counter counts up using the internal clock. When a match between the up-counter and the PWREGj value is detected, the logic level output from the timer F/Fj is switched to the opposite state. The counter continues counting. The logic level output from the timer F/Fj is switched to the opposite state again by the up-counter overflow, and the counter is cleared. The INTTCj interrupt request is generated at this time. Since the initial value can be set to the timer F/Fj by TCjCR<TFFj>, positive and negative pulses can be generated. Upon reset, the timer F/Fj is cleared to 0. (The logic level output from the PWMj pin is the opposite to the timer F/Fj logic level.) Since PWREGj in the PWM mode is serially connected to the shift register, the value set to PWREGj can be changed while the timer is running. The value set to PWREGj during a run of the timer is shifted by the INTTCj interrupt request and loaded into PWREGj. While the timer is stopped, the value is shifted immediately after the programming of PWREGj. If executing the read instruction to PWREGj during PWM output, the value in the shift register is read, but not the value set in PWREGj. Therefore, after writing to PWREGj, the reading data of PWREGj is previous value until INTTCj is generated. For the pin used for PWM output, the output latch of the 1/O port must be set to 1. Note 1: In the PWM mode, program the timer register PWREGj immediately after the INTTCj interrupt request is generated (normally in the INTTCj interrupt service routine.) If the programming of PWREGj and the interrupt request occur at the same time, an unstable value is shifted, that may result in generation of the pulse different from the programmed value until the next INTTCj interrupt request is generated. Note 2: When the timer is stopped during PWM output, the PWMj pin holds the output status when the timer is stopped. To change the output status program TCjCR<TFFj> after the timer is stopped. Do not change the TCjCR<TFFj> upon stopping of the timer. Example: Fixing the PWMj pin to the high level when the TimerCounter is stopped CLR (TCjCR).3: Stops the timer. CLR (TCjCR).7: Sets the PWMj pin to the high level. Note 3: To enter the STOP mode during PWM output, stop the timer and then enter the STOP mode. If the STOP mode is entered without stopping the timer when fc, fc/2 or fs is selected as the source clock, a pulse is output from the PWMj pin during the warm-up period time after exiting the STOP mode. Note 4: j = 5, 6 Table 11-5 PWM Output Mode | | Source Clock | | | Resolution | | Repeated Cycle | | |-------------------------|-------------------------|------------------------------|-------------|-----------------|-------------|-----------------|--| | NORMAL1/2, | IDLE1/2 mode DV7CK = 1 | SLOW1/2,<br>SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | | fc/2 <sup>11</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 32.8 ms | 62.5 ms | | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | 4 | 8 µs | - | 2.05 ms | - | | | fc/2 <sup>5</sup> | ) fc/2 <sup>5</sup> | | 2 μs | _ | 512 μs | _ | | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | $\sim ((-))$ | 500 ns | _ | 128 μs | _ | | | fs | fs | fs | 30.5 μs | 30.5 μs | 7.81 ms | 7.81 ms | | | fc/2 | fc/2 | - | 125 ns | _ | 32 μs | _ | | | fc | fc | _ | 62.5 ns | - | 16 μs | - | | Figure 11-5 8-Bit PWM Mode Timing Chart (TC6) #### 11.3.5 16-Bit Timer Mode (TC5 and 6) In the timer mode, the up-counter counts up using the internal clock. The TimerCounter 5 and 6 are cascadable to form a 16-bit timer. When a match between the up-counter and the timer register (TTREG5, TTREG6) value is detected after the timer is started by setting TC6CR<TC6S> to 1, an INTTC6 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter continues counting. Program the lower byte and upper byte in this order in the timer register. (Programming only the upper or lower byte should not be attempted.) Note 1: In the timer mode, fix TCjCR<TFfj> to 0. If not fixed, the PDOj, PWMj, and PPGj pins may output a pulse. Note 2: In the timer mode, do not change the TTREGj setting while the timer is running. Since TTREGj is not in the shift register configuration in the timer mode, the new value programmed in TTREGj is in effect immediately after programming of TTREGj. Therefore, if TTREGj is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 5, 6 Table 11-6 Source Clock for 16-Bit Timer Mode | | Source Clock | | Reso | lution | Maximum 1 | ime Setting | |-------------------------|-------------------|-------------------|-------------|-----------------|------------|-----------------| | NORMAL1/2, IDLE1/2 mode | | SLOW1/2, | | | \(\sigma\) | <u></u> | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2<br>mode | fc = 16 MHz | fs = 32.768 kHz | fc≥16 MHz | fs/= 32.768 kHz | | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> | fs/2 <sup>3</sup> | 128 µs | 244.14 μs | 8.39 s | 16 s | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | _ | 8 µs | | 524.3 ms | _ | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | - | 2 µs | - ( 🧷 | 131.1 ms | - | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | - < | 500 ns | | 32.8 ms | - | Example: Setting the timer mode with source clock fe/27 Hz, and generating an interrupt 300 ms later (fc = 16.0 MHz)LDW TTREG5), 927CH Sets the timer register (300 ms÷27/fc = 927CH). DI (EIRE). 2 Enables INTTC6 interrupt ΕĪ ЪД (TC5CR), 13H :Sets the operating clock to fc/27, and 16-bit timer mode LD (TC6CR), 04H : Sets the 16-bit timer mode (upper byte). (TÇ6ÇR), 0CH : Starts the timer. TC6CR<TC6S> Internal source clock Counter 0 TTRFG5 (Lower byte) TTREG6 m (Upper byte) Match Counter Match Counter INTTC6 interrupt request Figure 11-6 16-Bit Timer Mode Timing Chart (TC5 and TC6) #### 11.3.6 16-Bit Event Counter Mode (TC5 and 6) In the event counter mode, the up-counter counts up at the falling edge to the TC5 pin. The TimerCounter 5 and 6 are cascadable to form a 16-bit event counter. When a match between the up-counter and the timer register (TTREG5, TTREG6) value is detected after the timer is started by setting TC6CR<TC6S> to 1, an INTTC6 interrupt is generated and the up-counter is cleared. After being cleared, the up-counter restarts counting at the falling edge of the input pulse to the TC5 pin. Two machine cycles are required for the low- or high-level pulse input to the TC5 pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1/2 or IDLE1/2 mode, and fs/2<sup>4</sup> in the SLOW1/2 or SLEEP1/2 mode. Program the lower byte (TTREGS), and upper byte (TTREG6) in this order in the timer register. (Programming only the upper or lower byte should not be attempted.) Note 1: In the event counter mode, fix TCjCR<TFFj> to 0. If not fixed, the PDO; PWMj and PPGj pins may output pulses. Note 2: In the event counter mode, do not change the TTREGi setting while the timer is running. Since TTREGi is not in the shift register configuration in the event counter mode, the new value programmed in TTREGi is in effect immediately after the programming. Therefore, if TTREGi is changed while the timer is running, an expected operation may not be obtained. Note 3: j = 5, 6 # 11.3.7 16-Bit Pulse Width Modulation (PWM) Output Mode (TC5 and 6) This mode is used to generate a pulse-width modulated (PWM) signals with up to 16 bits of resolution. The TimerCounter 5 and 6 are cascadable to form the 16-bit PWM signal generator. The counter counts up using the internal clock or external clock. When a match between the up-counter and the timer register (PWREG5, PWREG6) value is detected, the logic level output from the timer F/F6 is switched to the opposite state. The counter continues counting. The logic level output from the timer F/F6 is switched to the opposite state again by the counter overflow, and the counter is cleared. The INTTC6 interrupt is generated at this time. Two machine cycles are required for the high- or low-level pulse input to the TC5 pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1/2 or IDLE1/2 mode, and fs/2<sup>4</sup> to in the SLOW1/2 or SLEEP1/2 mode. Since the initial value can be set to the timer F/F6 by TC6CR<TFF6>, positive and negative pulses can be generated. Upon reset, the timer F/F6 is cleared to 0. (The logic level output from the $\overline{PWM6}$ pin is the opposite to the timer F/F6 logic level.) Since—PWREG6 and 5 in the PWM mode are serially connected to the shift register, the values set to PWREG6 and 5 can be changed while the timer is running. The values set to PWREG6 and 5 during a run of the timer are shifted by the INTIC; interrupt request and loaded into PWREG6 and 5. While the timer is stopped, the values are shifted immediately after the programming of PWREG6 and 5. Set the lower byte (PWREG5) and upper byte (PWREG6) in this order to program PWREG6 and 5. (Programming only the lower or upper byte of the register should not be attempted.) If executing the read instruction to PWREG6 and 5 during PWM output, the values set in the shift register is read, but not the values set in PWREG6 and 5. Therefore, after writing to the PWREG6 and 5, reading data of PWREG6 and 5 is previous value until INTTC6 is generated. For the pin used for PWM output, the output latch of the I/O port must be set to 1. Note 1: In the PWM mode, program the timer register PWREG6 and 5 immediately after the INTTC6 interrupt request is generated (normally in the INTTC6 interrupt service routine.) If the programming of PWREGj and the interrupt request occur at the same time, an unstable value is shifted, that may result in generation of pulse different from the programmed value until the next INTTC6 interrupt request is generated. Note 2: When the timer is stopped during PWM output, the PWM6 pin holds the output status when the timer is stopped. To change the output status, program TC6CR<TFF6> after the timer is stopped. Do not program TC6CR<TFF6> upon\_stopping of the timer. Example: Fixing the PWM6 pin to the high level when the TimerCounter is stopped CLR (TC6CR).3: Stops the timer. CLR (TC6CR).7 : Sets the PWM6 pin to the high level. Note 3: To enter the STOP mode, stop the timer and then enter the STOP mode. If the STOP mode is entered without stopping of the timer when fc, fc/2 or fs is selected as the source clock, a pulse is output from the PWM6 pin during the warm-up period time after exiting the STOP mode. Table 11-7 16-Bit PWM Output Mode | | Source Clock | | | olution | Repeated Cycle | | |--------------------|------------------------|---------------------------------|-----------------|-------------------------------------------------|-----------------|------------| | NORMAL1/2, | IDLE1/2 mode | SLOW1/2, | * | | | | | DV7CK = 0 | DV7CK = 1 | SLEEP1/2 fc = 16 MHz fs<br>mode | fs = 32.768 kHz | fc = 16 MHz | fs = 32.768 kHz | | | fc/2 <sup>11</sup> | fs/2 <sup>3</sup> [Hz] | fs/2 <sup>3</sup> [Hz] | 128 μs | 244.14 μs | 8.39 s | 16 s | | fc/2 <sup>7</sup> | fc/2 <sup>7</sup> | _ | 8 µs | - ( | 524.3 ms | - | | fc/2 <sup>5</sup> | fc/2 <sup>5</sup> | _ | 2 μs | - | 131.1 ms | - | | fc/2 <sup>3</sup> | fc/2 <sup>3</sup> | _ | 500 ns | (- | 32.8 ms | - | | fs | fs | fs | 30.5 μs | 30.5 μs | 2 s | 2 s | | fc/2 | fc/2 | _ | 125 ns | $\langle \gamma \rangle \langle \gamma \rangle$ | 8.2 ms | <b>→</b> - | | fc | fc | - | 62.5 ns | $\langle \rangle$ | 4.1 ms | <u> </u> | Example: Generating a pulse with 1-ms high-level width and a period of 32.768 ms (fc = 16.0 MHz) Setting ports LDW (PWREG5), 07D0H LD (TC5CR), 33H LD (TC6CR), 056H LD (TC6CR), 05EH : Sets the pulse width. : Sets the operating clock to $\ensuremath{\text{fc/2^3}}$ , and 16-bit PWM output mode (lower byte). : Sets TFF6 to the initial value 0, and 16-bit PWM signal generation mode (upper byte). : Starts the timer. Figure 11-7 16-Bit PWM Mode Timing Chart (TC5 and TC6) TMP86FS49BFG #### 11.3.8 16-Bit Programmable Pulse Generate (PPG) Output Mode (TC5 and 6) This mode is used to generate pulses with up to 16-bits of resolution. The timer counter 5 and 6 are cascadable to enter the 16-bit PPG mode. The counter counts up using the internal clock or external clock. When a match between the up-counter and the timer register (PWREG5, PWREG6) value is detected, the logic level output from the timer F/F6 is switched to the opposite state. The counter continues counting. The logic level output from the timer F/F6 is switched to the opposite state again when a match between the up-counter and the timer register (TTREG5, TTREG6) value is detected, and the counter is cleared. The INTTC6 interrupt is generated at this time. Two machine cycles are required for the high- or low-level pulse input to the TC5 pin. Therefore, a maximum frequency to be supplied is fc/2<sup>4</sup> Hz in the NORMAL1/2 or IDLE1/2 mode, and fs/2<sup>4</sup> to in the SLOW1/2 or SLEEP1/2 mode. Since the initial value can be set to the timer F/F6 by TC6CR<TFF6 positive and negative pulses can be generated. Upon reset, the timer F/F6 is cleared to 0. (The logic level output from the $\overline{PPG}6$ pin is the opposite to the timer F/F6.) Set the lower byte and upper byte in this order to program the timer register. (TTREG5 $\rightarrow$ TTREG6, PWREG5 $\rightarrow$ PWREG6) (Programming only the upper or lower byte should not be attempted.) For PPG output, set the output latch of the I/O port to 1. Example: Generating a pulse with 1-ms high-level width and a period of 16.385 ms (fc = 16.0 MHz) Setting ports : Sets the pulse width: LDW (PWREG5), 07D0k LDW (TTREG5), 8002k : Sets the cycle period : Sets the operating clock to fc/23, and 16-bit PPG mode (TC5CR), 33H LD (lower byte). Sets TFF6 to the initial value 0, and 16-bit ΙD (TC6CR), 057H PPG mode (upper byte). (TC6CR), 05FH Starts the timer. LD Note 1: In the PPG mode, do not change the PWREG and TREG settings while the timer is running. Since PWREG and TTREG are not in the shift register configuration in the PPG mode, the new values programmed in PWREG and TTREG are in effect immediately after programming PWREG and TTREG. Therefore, if PWREG and TTREG are changed while the timer is running, an expected operation may not be obtained. Note 2 When the timer is stopped during PPG output, the PPG6 pin holds the output status when the timer is stopped. To change the output status, program TC6CR<TFF6> after the timer is stopped. Do not change TC6CR<TFF6> upon stopping of the timer. Example: Fixing the PPG6 pin to the high level when the TimerCounter is stopped CLR (TC6CR).3: Stops the timer CLR (TC6CR).7: Sets the PPG6 pin to the high level Note 3: i = 5, 6 Figure 11-8 16-Bit PPG Mode Timing Chart (TC5 and TC6) #### 11.3.9 Warm-Up Counter Mode In this mode, the warm-up period time is obtained to assure oscillation stability when the system clocking is switched between the high-frequency and low-frequency. The timer counter 5 and 6 are cascadable to form a 16-bit TimerCounter. The warm-up counter mode has two types of mode; switching from the high-frequency to low-frequency, and vice-versa. Note 1: In the warm-up counter mode, fix TCiCR<TFFi> to 0. If not fixed, the PDOi, PWMi and PPGi pins may output pulses. Note 2: In the warm-up counter mode, only upper 8 bits of the timer register TTREG6 and 5 are used for match detection and lower 8 bits are not used. Note 3: i = 5, 6 # 11.3.9.1 Low-Frequency Warm-up Counter Mode (NORMAL1 → NORMAL2 → SLOW2 → SLOW1) In this mode, the warm-up period time from a stop of the low-frequency clock is to oscillation stability is obtained. Before starting the timer, set SYSCR2-XTEN to 1 to oscillate the low-frequency clock. When a match between the up-counter and the timer register (TTREG6, 5) value is detected after the timer is started by setting TC6CR<TC6S> to 1, the counter is cleared by generating the INTTC6 interrupt request. After stopping the timer in the INTTC6 interrupt service routine, set SYSCR2-SYSCK> to 1 to switch the system clock from the high-frequency to low-frequency, and then clear of SYSCR2-XEN> to 0 to stop the high-frequency clock. Table 11-8 Setting Time of Low-Frequency Warm-Up Counter Mode (fs = 32.768 kHz) | Minimum Time Setting<br>(TTREG6, 5 = 0100H) | Maximum Time Setting<br>(TTREG6, 5 = FF00H) | |---------------------------------------------|---------------------------------------------| | 7.81 ms | 1.99 s | Example : After checking low-frequency clock oscillation stability with TC6 and 5, switching to the SLOW1 mode # 11.3.9.2 High-Frequency Warm-Up Counter Mode (SLOW1 → SLOW2 → NORMAL2 → NORMAL1) In this mode, the warm-up period time from a stop of the high-frequency clock fc to the oscillation stability is obtained. Before starting the timer, set SYSCR2<XEN> to 1 to oscillate the high-frequency clock. When a match between the up-counter and the timer register (TTREG6, 5) value is detected after the timer is started by setting TC6CR<TC6S> to 1, the counter is cleared by generating the INTTC6 interrupt request. After stopping the timer in the INTTC6 interrupt service routine, clear SYSCR2<SYSCK> to 0 to switch the system clock from the low-frequency to high-frequency, and then SYSCR2<XTEN> to 0 to stop the low-frequency clock. Table 11-9 Setting Time in High-Frequency Warm-Up Counter Mode | Minimum time Setting | Maximum time Setting | |----------------------|----------------------| | (TTREG6, 5 = 0100H) | (TTRE66, 5 = FF00H) | | 16 μs | 4.08 ms | Example : After checking high-frequency clock oscillation stability-with TC6 and 5, switching to the NORMAL1 mode # 12. Asynchronous Serial interface (UART1) # 12.1 Configuration #### 12.2 Control UART1 is controlled by the UART1 Control Registers (UART1CR1, UART1CR2). The operating status can be monitored using the UART status register (UART1SR). Note 1: When operations are disabled by setting TXE and RXE bit to "0", the setting becomes valid when data transmit or receive complete. When the transmit data is stored in the transmit data buffer, the data are not transmitted. Even if data transmit is enabled, until new data are written to the transmit data buffer, the current data are not transmitted. Note 2: The transmit clock and the parity are common to transmit and receive. Note 3: UART1CR1<RXE> and UART1CR1<TXE> should be set to "0" before UART1CR1<BRG> is changed. Note: When UART1CR2<RXDNC> = "01", pulses longer than 96/fc [s] are always regarded as signals; when UART1CR2<RXDNC> = "10", longer than 192/fc [s]; and when UART1CR2<RXDNC> = "11", longer than 384/fc [s]. #### **UART1 Status Register** | UART1SR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------|------|------|------|------|------|---|---|----------------------------| | (0F95H) | PERR | FERR | OERR | RBFL | TEND | TBEP | | | (Initial value: 0000 11**) | | PERR | Parity error flag | 0: No parity error 1: Parity error | | |------|---------------------------------|-------------------------------------------------------------------------------------------------|------| | FERR | Framing error flag | O: No framing error T: Framing error | | | OERR | Overrun error flag | 0: No overrun error 1: Overrun error | Read | | RBFL | Receive data buffer full flag | Receive data buffer empty Receive data buffer full | only | | TEND | Transmit end flag | 0: On transmitting 1: Transmit end | | | TBEP | Transmit data buffer empty flag | O: Transmit data buffer full (Transmit data writing is finished) 1: Transmit data buffer empty | | Note: When an INTTXD is generated, TBEP flag is set to "1" automatically. #### **UART1** Receive Data Buffer #### **UART1 Transmit Data Buffer** #### 12.3 Transfer Data Format In UART1, an one-bit start bit (Low level), stop bit (Bit length selectable at high level, by UART1CR1<STBT>), and parity (Select parity in UART1CR1<PE>; even- or odd-numbered parity by UART1CR1<EVEN>) are added to the transfer data. The transfer data formats are shown as follows. Figure 12-2 Transfer Data Format Figure 12-3 Caution on Changing Transfer Data Format Note: In order to switch the transfer data format, perform transmit operations in the above Figure 12-3 sequence except for the initial setting. #### 12.4 Transfer Rate The baud rate of UART1 is set of UART1CR1<BRG>. The example of the baud rate are shown as follows. | Table 12-1 Trans | fer Rate (Example) | ) | |------------------|--------------------|---| |------------------|--------------------|---| | BRG | | Source Clock | | |-----|--------------|--------------|--------------| | BRG | 16 MHz | 8 MHz | 4 MHz | | 000 | 76800 [baud] | 38400 [baud] | 19200 [baud] | | 001 | 38400 | 19200 | <b>9600</b> | | 010 | 19200 | 9600 | 4800 | | 011 | 9600 | 4800 | 2400 | | 100 | 4800 | 2400 | 1200 | | 101 | 2400 | 1200 | 600 | When TC3 is used as the UART1 transfer rate (when UART1 CR1×BRG> = "110"), the transfer clock and transfer rate are determined as follows: Transfer clock [Hz] = TC3 source clock [Hz] / TTREG3 setting value Transfer Rate [baud] = Transfer clock [Hz] / 16 # 12.5 Data Sampling Method The UART1 receiver keeps sampling input using the clock selected by UART1CR1<BRG> until a start bit is detected in RXD1 pin input. RT clock starts detecting "L" level of the RXD1 pin. Once a start bit is detected, the start bit, data bits, stop bit(s), and parity bit are sampled at three times of RT7, RT8, and RT9 during one receiver clock interval (RT clock). (RT0 is the position where the bit supposedly starts.) Bit is determined according to majority rule (The data are the same twice of more out of three samplings). Figure 12-4 Data Sampling Method # 12.6 STOP Bit Length Select a transmit stop bit length (1 bit or 2 bits) by UART1CR1<STBT>. # 12.7 Parity Set parity / no parity by UART1CR1<PE> and set parity type (Odd- or Even-numbered) by UART1CR1<EVEN>. # 12.8 Transmit/Receive Operation #### 12.8.1 Data Transmit Operation Set UART1CR1<TXE> to "1". Read UART1SR to check UART1SR<TBEP> = "1", then write data in TD1BUF (Transmit data buffer). Writing data in TD1BUF zero-clears UART1SR<TBEP>, transfers the data to the transmit shift register and the data are sequentially output from the TXD1 pin. The data output include a one-bit start bit, stop bits whose number is specified in UART1CR1<STBT> and a parity bit if parity addition is specified. Select the data transfer baud rate using UART1CR1<BRG>. When data transmit starts, transmit buffer empty flag UART1SR<TBEP> is set to "1" and an INTTXD1 interrupt is generated. While UART1CR1<TXE> = "0" and from when "1" is written to UART1CR1<TXE> to when send data are written to TD1BUF, the TXD1 pin is fixed at high level. When transmitting data, first read UARTISR, then write data in TD1BUF. Otherwise, UARTISR<TBEP> is not zero-cleared and transmit does not start. # 12.8.2 Data Receive Operation Set UART1CR1<RXE> to "1". When data are received via the RXD1 pin, the receive data are transferred to RD1BUF (Receive data buffer). At this time, the data transmitted includes a start bit and stop bit(s) and a parity bit if parity addition is specified. When stop bit(s) are received, data only are extracted and transferred to RD1BUF (Receive data buffer). Then the receive buffer full flag UART1SR<RBFL> is set and an INTRXD1 interrupt is generated. Select the data transfer band rate using UART1CR1<BRG>. If an overrun error (OERR) occurs when data are received, the data are not transferred to RD1BUF (Receive data buffer) but discarded; data in the RD1BUF are not affected. Note: When a receive operation is disabled by setting UART1CR1<RXE> bit to "0", the setting becomes valid when data/receive is completed. However, if a framing error occurs in data receive, the receive-disabling setting may not become valid. If a framing error occurs, be sure to perform a re-receive operation. # 12.9 Status Flag #### 12.9.1 Parity Error When parity determined using the receive data bits differs from the received parity bit, the parity error flag UART1SR<PERR> is set to "1". The UART1SR<PERR> is cleared to "0" when the RD1BUF is read after reading the UART1SR. Figure 12-5 Generation of Parity Error # 12.9.2 Framing Error When "0" is sampled as the stop bit in the receive data, framing error flag UART1SR<FERR> is set to "1". The UART1SR<FERR> is cleared to "0" when the RD1BUE is read after reading the UART1SR. Figure 12-6 Generation of Framing Error #### 12.9.3 Overrun Error When all bits in the next data are received while unread data are still in RD1BUF, overrun error flag UART1SR<OERR is set to "1". In this case, the receive data is discarded; data in RD1BUF are not affected. The UART1SR<OERR is cleared to "0" when the RD1BUF is read after reading the UART1SR. Figure 12-7 Generation of Overrun Error Note: Receive operations are disabled until the overrun error flag UART SR<OERR> is cleared #### 12.9.4 Receive Data Buffer Full Loading the received data in RD1BUF sets receive data buffer full flag UART1SR<RBFL> to "1". The UART1SR<RBFL> is cleared to "0" when the RD1BUF is read after reading the UART1SR. Figure 12-8 Generation of Receive Data Buffer Full Note: If the overrun error flag UARTISR<OERR> is set during the period between reading the UARTISR and reading the RD1BUF, it cannot be cleared by only reading the RD1BUF. Therefore, after reading the RD1BUF, read the UARTISR again to check whether or not the overrun error flag which should have been cleared still remains set. # 12.9.5 Tránsmit Data Buffer Émpty When no data is in the transmit buffer TD1BUF, that is, when data in TD1BUF are transferred to the transmit shift register and data transmit starts, transmit data buffer empty flag UART1SR<TBEP> is set to "1". The UART1SR<TBEP> is cleared to "0" when the TD1BUF is written after reading the UART1SR. Figure 12-9 Generation of Transmit Data Buffer Empty ## 12.9.6 Transmit End Flag When data are transmitted and no data is in TDIBUF (UARTISR-TBEP) transmit end flag UARTISR-TEND> is set to "1". The UARTISR-TEND> is cleared to "0" when the data transmit is started after writing the TDIBUF. Figure 12-10 Generation of Transmit End Flag and Transmit Data Buffer Empty # 13. Asynchronous Serial interface (UART2) # 13.1 Configuration #### 13.2 Control UART2 is controlled by the UART2 Control Registers (UART2CR1, UART2CR2). The operating status can be monitored using the UART status register (UART2SR). Note 1: When operations are disabled by setting TXE and RXE bit to "0", the setting becomes valid when data transmit or receive complete. When the transmit data is stored in the transmit data buffer, the data are not transmitted. Even if data transmit is enabled, until new data are written to the transmit data buffer, the current data are not transmitted. Note 2: The transmit clock and the parity are common to transmit and receive. Note 3: UART2CR1<RXE> and UART2CR1<TXE> should be set to "0" before UART2CR1<BRG> is changed. Note: When UART2CR2<RXDNC> = "01", pulses longer than 96/fc [s] are always regarded as signals; when UART2CR2<RXDNC> = "10", longer than 192/fc [s]; and when UART2CR2<RXDNC> = "11", longer than 384/fc [s]. ### **UART2 Status Register** UART2SR 7 6 5 4 3 2 1 0 (0F98H) PERR FERR OERR RBFL TEND TBEP (Initial value: 0000 11\*\*) | PERR | Parity error flag | 0: No parity error 1: Parity error | | |------|---------------------------------|-------------------------------------------------------------------------------------------------|------| | FERR | Framing error flag | 0: No framing error 1: Framing error | | | OERR | Overrun error flag | 0: No overrun error 1: Overrun error | Read | | RBFL | Receive data buffer full flag | Receive data buffer empty Receive data buffer full | only | | TEND | Transmit end flag | 0: On transmitting 1: Transmit end | | | TBEP | Transmit data buffer empty flag | O: Transmit data buffer full (Transmit data writing is finished) 1: Transmit data buffer empty | | Note: When an INTTXD is generated, TBEP flag is set to "1" automatically. #### **UART2** Receive Data Buffer RD2BUF 7 6 5 4 3 2 1 0 Read only (0F9AH) (Initial value: 0000 0000) #### **UART2 Transmit Data Buffer** TD2BUF 7 6 5 4 3 2 1 0 Write only (0F9AH) (Initial value: 0000 0000) #### 13.3 Transfer Data Format In UART2, an one-bit start bit (Low level), stop bit (Bit length selectable at high level, by UART2CR1<STBT>), and parity (Select parity in UART2CR1<PE>; even- or odd-numbered parity by UART2CR1<EVEN>) are added to the transfer data. The transfer data formats are shown as follows. Figure 13-2 Transfer Data Format Figure 13-3 Caution on Changing Transfer Data Format Note: In order to switch the transfer data format, perform transmit operations in the above Figure 13-3 sequence except for the initial setting. #### 13.4 Transfer Rate The baud rate of UART2 is set of UART2CR1<BRG>. The example of the baud rate are shown as follows. | 145.0 | <br>to (Example) | | |-------|------------------|-----| | DD. | So | uro | Table 13-1 Transfer Rate (Example) | BRG | | Source Clock | | |-----|--------------|--------------|--------------| | BRG | 16 MHz | 8 MHz | 4 MHz | | 000 | 76800 [baud] | 38400 [baud] | 19200 [baud] | | 001 | 38400 | 19200 | 9600 | | 010 | 19200 | 9600 | 4800 | | 011 | 9600 | 4800 | 2400 | | 100 | 4800 | 2400 | 1200 | | 101 | 2400 | 1200 | 600 | When TC5 is used as the UART2 transfer rate (when UART2CR1>BRG> = "110"), the transfer clock and transfer rate are determined as follows: Transfer clock [Hz] = TC5 source clock [Hz] / TTREG5 setting value Transfer Rate [baud] = Transfer clock [Hz] / 16 # 13.5 Data Sampling Method The UART2 receiver keeps sampling input using the clock selected by UART2CR1<BRG> until a start bit is detected in RXD2 pin input. RT clock starts detecting "L" level of the RXD2 pin. Once a start bit is detected, the start bit, data bits, stop bit(s), and parity bit are sampled at three times of RT7, RT8, and RT9 during one receiver clock interval (RT clock). (RT0 is the position where the bit supposedly starts.) Bit is determined according to majority rule (The data are the same twice or more out of three samplings). Figure 13-4 Data Sampling Method # 13.6 STOP Bit Length Select a transmit stop bit length (1 bit or 2 bits) by UART2CR1<STBT>. # 13.7 Parity Set parity / no parity by UART2CR1<PE> and set parity type (Odd- or Even-numbered) by UART2CR1<EVEN>. # 13.8 Transmit/Receive Operation #### 13.8.1 Data Transmit Operation Set UART2CR1<TXE> to "1". Read UART2SR to check UART2SR<TBEP> = "1", then write data in TD2BUF (Transmit data buffer). Writing data in TD2BUF zero-clears UART2SR<TBEP>, transfers the data to the transmit shift register and the data are sequentially output from the TXD2 pin. The data output include a one-bit start bit, stop bits whose number is specified in UART2CR1<STBT> and a parity bit if parity addition is specified. Select the data transfer baud rate using UART2CR1<BRG>. When data transmit starts, transmit buffer empty flag UART2SR<TBEP> is set to "1" and an INTTXD2 interrupt is generated. While UART2CR1<TXE> = "0" and from when "1" is written to UART2CR1<TXE> to when send data are written to TD2BUF, the TXD2 pin is fixed at high level. When transmitting data, first read UART2SR, then write data in TD2BUF. Otherwise, UART2SR<TBEP> is not zero-cleared and transmit does not start. # 13.8.2 Data Receive Operation Set UART2CR1<RXE> to "1". When data are received via the RXD2 pin, the receive data are transferred to RD2BUF (Receive data buffer). At this time, the data transmitted includes a start bit and stop bit(s) and a parity bit if parity addition is specified. When stop bit(s) are received, data only are extracted and transferred to RD2BUF (Receive data buffer). Then the receive buffer full flag UART2SR<RBFL> is set and an INTRXD2 interrupt is generated. Select the data transfer band rate using UART2CR1<BRG>. If an overrun error (OERR) occurs when data are received, the data are not transferred to RD2BUF (Receive data buffer) but discarded; data in the RD2BUF are not affected. Note: When a receive operation is disabled by setting UART2CR1<RXE> bit to "0", the setting becomes valid when data/receive is completed. However, if a framing error occurs in data receive, the receive-disabling setting may not become valid. If a framing error occurs, be sure to perform a re-receive operation. # 13.9 Status Flag ### 13.9.1 Parity Error When parity determined using the receive data bits differs from the received parity bit, the parity error flag UART2SR<PERR> is set to "1". The UART2SR<PERR> is cleared to "0" when the RD2BUF is read after reading the UART2SR. Figure 13-5 Generation of Parity Error # 13.9.2 Framing Error When "0" is sampled as the stop bit in the receive data, framing error flag UART2SR<FERR> is set to "1". The UART2SR<FERR> is cleared to "0" when the RD2BUE is read after reading the UART2SR. Figure 13-6 Generation of Framing Error #### 13.9.3 Overrun Error When all bits in the next data are received while unread data are still in RD2BUF, overrun error flag UART2SR<OERR is set to "1". In this case, the receive data is discarded; data in RD2BUF are not affected. The UART2SR<OERR is cleared to "0" when the RD2BUF is read after reading the UART2SR. Figure 13-7 Generation of Overrun Error Note: Receive operations are disabled until the overrun error flag UART2SR<OERR> is cleared #### 13.9.4 Receive Data Buffer Full Loading the received data in RD2BUF sets receive data buffer full flag UART2SR<RBFL> to "1". The UART2SR<RBFL> is cleared to "0" when the RD2BUF is read after reading the UART2SR. Figure 13-8 Generation of Receive Data Buffer Full Note: If the overrun error flag UART2SR<OERR> is set during the period between reading the UART2SR and reading the RD2BUF, it cannot be cleared by only reading the RD2BUF. Therefore, after reading the RD2BUF, read the UART2SR again to check whether or not the overrun error flag which should have been cleared still remains set. # 13.9.5 Tránsmit Data Buffer Émpty When no data is in the transmit buffer TD2BUF, that is, when data in TD2BUF are transferred to the transmit shift register and data transmit starts, transmit data buffer empty flag UART2SR<TBEP> is set to "1". The UART2SR<TBEP> is cleared to "0" when the TD2BUF is written after reading the UART2SR. Figure 13-9 Generation of Transmit Data Buffer Empty ## 13.9.6 Transmit End Flag When data are transmitted and no data is in TD2BUF (UART2SR<TBEP) transmit end flag UART2SR<TEND> is set to "1". The UART2SR<TEND> is cleared to "0" when the data transmit is started after writing the TD2BUF. Figure 13-10 Generation of Transmit End Flag and Transmit Data Buffer Empty SCK1 pin (Serial data output) # 14. Synchronous Serial Interface (SIO1) The serial interfaces connect to an external device via SI1, SO1, and SCK1 pins. When these pins are used as serial interface, the output latches for each port should be set to "1". # 14.1 Configuration Internal data bus SIO1CR SIQ1TQB Shift register on transmitter Shift clock SO1 pin Control circuit (Serial data output) MSB/LSB Port selection (Serial data input) Shift register on receiver SIO1RDB TO BUS Note: Set the register of port correctly for the port assigned as serial interface pins. For details, see the description of the input/output port control register. Internal clock input INTSIO1 interrupt Figure 14-1 Synchronous Serial Interface (SIO) # 14.2 Control The SIO is controlled using the serial interface control register (SIO1CR). The operating status of the serial interface can be inspected by reading the status register (SIO1CR). | Serial Interface Control Register | | | | | | | | | | | | | |-----------------------------------|------------------------------------------------------------------------------------------------------------------|-----|----------------------------------|----------------------------------|---------------|----------------------------------------------------------------------|-------------------|--------------------------------------|-------------------|-------------------------------------------------------------|-------------------------------------|-----| | SIO1CR | 7 | 6 | 5 | 4 | 3 | 2 | 2 | 1 | 0 | | | | | (0020H) | SIOS SIOINH SIOM SIOE | | SIOE | R SCK (Initial value: 0000 0000) | | | | 00 0000) | | | | | | | | | · · | | 1 | | | | | | / | | | | SIOS | Sp | Specify start/stop of transfer | | | 0: Stop<br>1: Start | | | | | | | | | SIOINH | | Forcibly stops transfer (Note 1) | | | 0: – 1: Forcibly stop (Automatically cleared to "0" after stopping) | | | | | | | | | SIOM Selects transfer mode 00: Transmit mode 01: Receive mode 10: Transmit/receive mode 11: Reserved | | | | | | | | | | | | | | SIODIR Selects direction of transfer 0: MSB (Transfer beginning with bit7) 1: LSB (Transfer beginning with bit0) | | | | | | | | | | | | | | | | | | | | | NORMA<br>TBTCR<br>V7CK> = | | DLE1/2 modes TBTCR <dv7ck> = "1"</dv7ck> | SLOW/SLEEP mode | R/W | | | SCK | 0.5 | 14 <del>-</del> -1-1 | -1- | | 900<br>001<br>010 | | fc/2 <sup>12</sup> fc/2 <sup>8</sup> | | fs/2 <sup>4</sup><br>fc/2 <sup>8</sup><br>fc/2 <sup>7</sup> | fs/2 <sup>4</sup> Reserved Reserved | | | | | Se | Selects serial clock | | 011 | | fc/2 <sup>6</sup> | | fc/2 <sup>6</sup> | Reserved | | | | | | | | | | 100 | | fc/2 <sup>5</sup> | | fc/2 <sup>5</sup> | Reserved | | | | | | | | $\mathcal{L}$ | 101 | < | fc/2 <sup>4</sup> | | fc/2 <sup>4</sup> | Reserved | | | | | | | | | 110 | ( | fc/2 <sup>3</sup> | | fc/2 <sup>3</sup> | Reserved | | | | | | -(Q | /_ | | 111 / | | 1/~ | External | clock (Input from SC | K1 pin) | | Note 1: When SIO1CR<SIONH> is set to "1", SIO1CR<SIOS>, SIO1SR register, SIO1RDB register and SIO1TDB register are initialized Note 2: Transfer mode, direction of transfer and serial clock must be select during the transfer is stopping (when SIO1SR<SIOF> "0"). Note 3: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], \*: Don't care #### Serial Interface Status Register SIO1SR 7 6 5 4 3 2 1 0 (0021H) SIOF SEF TXF RXF TXERR RXERR (Initial value: 0010 00\*\*) | SIOF | Serial transfer operation status monitor | 0: Transfer finished 1: Transfer in progress | | |-------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | SEF | Number of clocks monitor | 0: 8 clocks<br>1: 1 to 7 clocks | Read | | TXF | Transmit buffer empty flag | 0: Data exists in transmit buffer 1: No data exists in transmit buffer | only | | RXF | Receive buffer full flag | O: No data exists in receive buffer 1: Data exists in receive buffer | | | TXERR | Transfer operation error flag | Read 0: – (No error exist) 1: Transmit buffer under run occurs in an external clock mode Write 0: Clear the flag 1: – (A write of "1" to this bit is ignored) | R/W | | RXERR | Receive operation error flag | Read 0: – (No error exist) 1: Receive buffer over run occurs in an external clock mode Write 0: Clear the flag 1: – (A write of "1" to this bit is ignored) | - RW | Note 1: The operation error flag (TXERR and RXERR) are not automatically cleared by stopping transfer with SIO1CR<SIOS> "0". Therefore, set these bits to "0" for clearing these error flag. Or set SIO1CR<SIOINH> to "1". Note 2: \*: Don't care #### Receive buffer register | SIO1RDB | 7 | 6 | 5 | 4 \ 3 | 2 | 1 0 | Read only | |------------|-----------|---------|------|------------|-----------------|-----|----------------------------| | (0022H) | | | | | | 7/ | (Initial value: 0000 0000) | | Transmit b | ouffer re | egister | | $\bigcirc$ | | > | | | SIO1TDB | 7 | 6 | ) _5 | 4 \3 | (\(\sqrt{2}'\)) | 1 0 | Write only | | (0022H) | | | | | | | (Initial value: **** ****) | Note 1: SIO1TDB is write only register. A bit manipulation should not be performed on the transmit buffer register using a read-modify-write instruction. Note 2: The SIO1TDB should be written after checking SIO1SR<TXF> "1". When SIO1SR<TXF> is "0", the writing data can't be transferred to SIO1TDB even if write instruction is executed to SIO1TDB Note 3: \*: Don't care #### 14.3 Function #### 14.3.1 Serial clock #### 14.3.1.1 Clock source The serial clock can be selected by using SIO1CR<SCK>. When the serial clock is changed, the writing instruction to SIO1CR<SCK> should be executed while the transfer is stopped (when SIO1SR<SIOF>"0") #### (1) Internal clock Setting the SIO1CR<SCK> to other than "111B" outputs the clock (shown in " Table 14-1 Serial Clock Rate (fc = 16 MHz, fs = 32.768kHz) ") as serial clock outputs from $\overline{SCK1}$ pin. At the before beginning or finishing of a transfer, $\overline{SCK1}$ pin is kept in high level. When writing (in the transmit mode) or reading (in the receive mode) data can not follow the serial clock rate, an automatic-wait function is executed to stop the serial clock automatically and hold the next shift operation until reading or writing is completed (shown in "Figure 14-2 Automatic-wait Function (Example of transmit mode)"). The maximum time from releasing the automatic-wait function by reading or writing a data is 1 cycle of the selected serial clock until the serial clock comes out from $\overline{SCKI}$ pin. Figure 14-2 Automatic-wait Function (Example of transmit mode) Table 14-1 Serial Clock Rate (fc = 16 MHz, fs = 32.768kHz) | | | SLOW1/2, SLEEP1/2 Mode | | | | | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------|-------------|-------------------|-----------|--| | | TBTCR <d'< td=""><td>V7CK&gt; ≥ "0"</td><td>TBTCR<d\< td=""><td>/7CK&gt; = "1"</td><td>Serial Clock</td><td colspan="2" rowspan="2">Baud Rate</td></d\<></td></d'<> | V7CK> ≥ "0" | TBTCR <d\< td=""><td>/7CK&gt; = "1"</td><td>Serial Clock</td><td colspan="2" rowspan="2">Baud Rate</td></d\<> | /7CK> = "1" | Serial Clock | Baud Rate | | | sck | Serial Clock | Baud Rate | Serial Clock | Baud Rate | Serial Clock | | | | 000 | fc/2 <sup>12</sup> | 3.906 kbps | fs/2 <sup>4</sup> | 2048 bps | fs/2 <sup>4</sup> | 2048 bps | | | 001 | fc/2 <sup>8</sup> | 62.5 kbps | fc/2 <sup>8</sup> | 62.5 kbps | Reserved | - | | | 010 | fc/2 <sup>7</sup> | 125 kbps | fc/2 <sup>7</sup> | 125 kbps | Reserved | - | | | 011 | fc/2 <sup>6</sup> | 250 kbps | fc/2 <sup>6</sup> | 250 kbps | Reserved | - | | | 100 | fc/2 <sup>5</sup> | 500 kbps | fc/2 <sup>5</sup> | 500 kbps | Reserved | - | | | 101 | fc/2 <sup>4</sup> | 1.00 Mbps | fc/2 <sup>4</sup> | 1.00 Mbps | Reserved | - | | | 110 | fc/2 <sup>3</sup> | 2.00 Mbps | fc/2 <sup>3</sup> | 2.00 Mbps | Reserved | | | #### (2) External clock When an external clock is selected by setting SIO1CR<SCK> to "111B", the clock via the SCK1 pin from an external source is used as the serial clock. To ensure shift operation, the serial clock pulse width must be 4/fc or more for both "H" and "L" levels. Figure 14-3 External Clock #### 14.3.1.2 Shift edge The leading edge is used to transmit data, and the trailing edge is used to receive data (1) Leading edge shift Data is shifted on the leading edge of the serial clock (falling edge of the SCK1 pin input/output). (2) Trailing edge shift Data is shifted on the trailing edge of the serial clock (rising edge of the SCK1 pin input/output). Figure 14-4 Shift Edge #### 14.3.2 Transfer bit direction Transfer data direction can be selected by using SIO1CR<SIODIR>. The transfer data direction can't be set individually for transmit and receive operations. When the data direction is changed, the writing instruction to SIO1CR<SIODIR> should be executed while the transfer is stopped (when SIO1CR<SIOF>= "0") Figure 14-5 Transfer Bit Direction (Example of transmit mode) # 14.3.2.1 Transmit mode # (1) MSB transmit mode MSB transmit mode is selected by setting SIO1CR<SIODIR> to "0", in which case the data is transferred sequentially beginning with the most significant bit (Bit7). # (2) LSB transmit mode LSB transmit mode is selected by setting SIO1CR<SIODIR> to "1", in which case the data is transferred sequentially beginning with the least significant bit (Bit0). #### 14.3.2.2 Receive mode #### (1) MSB receive mode MSB receive mode is selected by setting SIO1CR<SIODIR> to "0", in which case the data is received sequentially beginning with the most significant bit (Bit7). #### (2) LSB receive mode LSB receive mode is selected by setting SIO1CR<SIODIR> to "1", in which case the data is received sequentially beginning with the least significant bit (Bit0). #### 14.3.2.3 Transmit/receive mode #### (1) MSB transmit/receive mode MSB transmit/receive mode are selected by setting \$IO1CR SIODIR> to "0" in which case the data is transferred sequentially beginning with the most significant bit (Bit7) and the data is received sequentially beginning with the most significant (Bit7). # (2) LSB transmit/receive mode LSB transmit/receive mode are selected by setting SIO1CR<SIODIR to "1", in which case the data is transferred sequentially beginning with the least significant bit (Bit0) and the data is received sequentially beginning with the least significant (Bit0). #### 14.3.3 Transfer modes Transmit, receive and transmit/receive mode are selected by using SIO/ICR SIOM> #### 14.3.3.1 Transmit mode Transmit mode is selected by writing "00B" to SIO1CR<SIOM>. #### (1) Starting the transmit operation Transmit mode is selected by setting "00B" to SIO1CR<SIOM>. Serial clock is selected by using SIO1CR<SCODIR>. When a transmit data is written to the transmit buffer register (SIO1TDB), SIO1SR<TXF> is cleared to "0" After SIO1CR<SIOS> is set to "1", SIO1SR<SIOF> is set synchronously to "1" the falling edge of SCK1 pin. The data is transferred sequentially starting from SO1 pin with the direction of the bit specified by SIO1CR<SIODIR>, synchronizing with the SCK1 pin's falling edge. SIO1SR SEF is kept in high level, between the first clock falling edge of SCK1 pin and eighth clock falling edge. SIO1SR<TXF is set to "1" at the rising edge of pin after the data written to the SIO1TDB is transferred to shift register, then the INTSIO1 interrupt request is generated, synchronizing with the next falling edge on SCK1 pin. - Note 1: In internal clock operation, when SIO1CR<SIOS> is set to "1", transfer mode does not start without writing a transmit data to the transmit buffer register (SIO1TDB). - Note 2: In internal clock operation, when the SIO1CR<SIOS> is set to "1", SIO1TDB is transferred to shift register after maximum 1-cycle of serial clock frequency, then a serial clock is output from SCK1 pin. - Note 3: In external clock operation, when the falling edge is input from \$\overline{SCK1}\$ pin after SIO1CR<SIOS> is set to "1", SIO1TDB is transferred to shift register immediately. # (2) During the transmit operation When data is written to SIO1TDB, SIO1SR<TXF> is cleared to "0". In internal clock operation, in case a next transmit data is not written to SIO1TDB, the serial clock stops to "H" level by an automatic-wait function when all of the bit set in the SIO1TDB has been transmitted. Automatic-wait function is released by writing a transmit data to SIO1TDB. Then, transmit operation is restarted after maximum 1-cycle of serial clock. When the next data is written to the SIO1TDB before termination of previous 8-bit data with SIO1SR<TXF> "1", the next data is continuously transferred after transmission of previous data. In external clock operation, after SIO1SR<TXF> is set to "1", the transmit data must be written to SIO1TDB before the shift operation of the next data begins. If the transmit data is not written to SIO1TDB, transmit error occurs immediately after shift operation is started. Then, INTSIO1 interrupt request is generated after SIO1SR<TXERR> is set to "1". # (3) Stopping the transmit operation There are two ways for stopping transmits operation. - The way of clearing SIO1CR<SIOS>. When SIO1CR<SIOS> is cleared to "0", transmit operation is stopped after all transfer of the data is finished. When transmit operation is finished, SIO1SR<SIOF> is cleared to "0" and SO1 pin is kept in high level. In external clock operation, SIO1CR<SIOS> must be cleared to "0" before SIO1SR<SEF> is set to "1" by beginning next transfer. - The way of setting SIO1CR<SIOINH>. Transmit operation is stopped immediately after SIO1CR<SIOINH> is set to "1". In this case, SIO1CR<SIOS>, SIO1SR register, SIO1RDB register and SIO1TDB register are initialized. Figure 14-6 Example of Internal Clock and MSB Transmit Mode Figure 14-7 Exaple of External Clock and MSB Transmit Mode Figure 14-8 Hold Time of the End of Transmit Mode (4) Transmit error processing Transmit errors occur on the following situation. Shift operation starts before writing next transmit data to SIO1TDB in external clock operation If transmit errors occur during transmit operation, SIO1SR<TXERR> is set to "1" immediately after starting shift operation. Synchronizing with the next serial clock falling edge, INTSIO1 interrupt request is generated. If shift operation starts before writing data to SIO1TDB after SIO1CR<SIOS> is set to "1", SIO1SR<TXERR> is set to "1" immediately after shift operation is started and then INTSIO1 interrupt request is generated. SIO1 pin is kept in high level when SIO1SR<TXERR> is set to "1". When transmit error occurs, transmit operation must be forcibly stop by writing SIO1CR<SIOINH> to "1". In this case, SIO1CR<SIOS>, SIO1SR register, SIO1RDB register and SIO1TDB register are initialized. Figure 14-9 Example of Transmit Error Processingme #### 14.3.3.2 Receive mode The receive mode is selected by writing "01B" to SIO1CR SIOM>. ### (1) Starting the receive operation Receive mode is selected by setting "01" to SIO1CR<SIOM>. Serial clock is selected by using SIO1CR<SIODIR>. After SIOTCR<SIOS> is set to "1", SIOTSR<SIOF> is set synchronously to "1" the falling edge of SCK1 pin. Synchronizing with the SCK1 pin's rising edge, the data is received sequentially from SI1 pin with the direction of the bit specified by SBI1DIR<SIODIR>. SIO18R<SEF> is kept in high level, between the first clock falling edge of SCK1 pin and eighth clock falling edge. When 8-bit data is received, the data is transferred to SIO1RDB from shift register. INTSIO1 interrupt request is generated and SIO1SR<RXF> is set to "1" Note: In internal clock operation, when the SIO1CR<SIOS> is set to "1", the serial clock is generated from SCK1 pin after maximum 1-cycle of serial clock frequency. # (2) During the receive operation The SIO1SR<RXF> is cleared to "0" by reading a data from SIO1RDB. In the internal clock operation, the serial clock stops to "H" level by an automatic-wait function when the all of the 8-bit data has been received. Automatic-wait function is released by reading a received data from SIO1RDB. Then, receive operation is restarted after maximum 1-cycle of serial clock. In external clock operation, after SIO1SR<RXF> is set to "1", the received data must be read from SIO1RDB, before the next data shift-in operation is finished. If received data is not read out from SIO1RDB receive error occurs immediately after shift operation is finished. Then INTSIO1 interrupt request is generated after SIO1SR<RXERR> is set to "1". #### (3) Stopping the receive operation There are two ways for stopping the receive operation. - The way of clearing SIO1CR<SIOS>. When SIO1CR<SIOS> is cleared to "0", receive operation is stopped after all of the data is finished to receive. When receive operation is finished, SIO1SR<SIOF> is cleared to "0". In external clock operation, SIO1CR<SIOS> must be cleared to "0" before SIO1SR<SEF> is set to "1" by starting the next shift operation. - The way of setting SIO1CR<SIOINH>. Receive operation is stopped immediately after SIO1CR<SIOINH> is set to "1". In this case, SIO1CR<SIOS>, SIO1SR register, SIO1RDB register and SIO1TDB register are initialized. Figure 14-10 Example of Internal Clock and MSB Receive Mode Figure 14-11 Example of External Clock and MSB Receive Mode # (4) Receive error processing Receive errors occur on the following situation. To protect SIO1RDB and the shift register contents, the received data is ignored while the SIO1SR<RXERR> is "1". • Shift operation is finished before reading out received data from SIO1RDB at SIO1SR<RXF> is "1" in an external clock operation. If receive error occurs, set the SIOICR SIOS to "0" for reading the data that received immediately before error occurence. And read the data from SIO1RDB. Data in shift register (at errors occur) can be read by reading the SIO1RDB again. When SIOTSR<RXERR> is cleared to "0" after reading the received data, SIOTSR<RXF> is cleared to "0". After clearing SIO1CR<SIOS> to "0", when 8-bit serial clock is input to SCK1 pin, receive operation is stopped. To restart the receive operation, confirm that SIO1SR<SIOF> is cleared to "0". If the receive error occurs, set the SIO1CR<SIOINH> to "1" for stopping the receive operation immediately. In this case, SIO1CR<SIOS>, SIO1SR register, SIO1RDB register and SIO1TDB register are initialized. Figure 14-12 Example of Receive Error Processing Note: If receive error is not corrected, an interrupt request does not generate after the error occurs. #### 14.3.3.3 Transmit/receive mode The transmit/receive mode are selected by writing "10" to SIO1CR<SIOM>. # (1) Starting the transmit/receive operation Transmit/receive mode is selected by writing "10B" to SIO1CR<SIOM>. Serial clock is selected by using SIO1CR<SIODIR>. When a transmit data is written to the transmit buffer register (SIO1TDB), SIO1SR<TXF> is cleared to "0". After SIO1CR SIOS is set to "1", SIO1SR SIOF is set synchronously to the falling edge of SCK1 pin. The data is transferred sequentially starting from SO1 pin with the direction of the bit specified by SIO1CR<SIODIR, synchronizing with the SCK1 pin's falling edge. And receiving operation also starts with the direction of the bit specified by SIO1CR<SIODIR, synchronizing with the SCK1 pin's rising edge. SIO1SR<SEF> is kept in high level between the first clock falling edge of SCK1 pin and eighth clock falling edge. SIO1SR<TXF> is set to "1" at the rising edge of <u>SCK1</u> pin after the data written to the SIO1TDB is transferred to shift register. When 8-bit data has been received, the received data is transferred to SIO1RDB from shift register, then the INTSIO1 interrupt request occurs, synchronizing with setting SIO1SR<RXF> to "1". Note 1: In internal clock operation, when the SIO1CR<SIOS> is set to "1", SIO1TDB is transferred to shift register after maximum 1-cycle of serial clock frequency, then a serial clock is output from SCK1 pin. Note 2: In external clock operation, when the falling edge is input from \$\overline{SCK1}\$ pin after SIO1CR<\$IOS> is set to "1", \$IO1TDB is transferred to shift register immediately. When the rising edge is input from \$\overline{SCK1}\$ pin, receive operation also starts. # (2) During the transmit/receive operation When data is written to SIO1TDB, SIO1SR<TXF> is cleared to "0" and when a data is read from SIO1RDB, SIO1SR<RXF> is cleared to "0". In internal clock operation, in case of the condition described below, the serial clock stops to "H" level by an automatic-wait function when all of the bit set in the data has been transmitted. - Next transmit data is not written to SIO1TDB after reading a received data from SIO1RDB. - Received data is not read from SIO1RDB after writing a next transmit data to SIO1TDB. - Neither SIO1TDB nor SIO1RDB is accessed after transmission. The automatic wait function is released by writing the next transmit data to SIO1TDB after reading the received data from SIO1RDB, or reading the received data from SIO1RDB after writing the next data to SIO1TDB. Then, transmit/receive operation is restarted after maximum 1 eycle of serial clock. In external clock operation, reading the received data from SIO1RDB and writing the next data to SIO1TDB must be finished before the shift operation of the next data begins. If the transmit data is not written to SIO1TDB after SIO1SR<TXF> is set to "1", transmit error occurs immediately after shift operation is started. When the transmit error occurred, SIO1SR<TXERR> is set to "1". If received data is not read out from SIO1RDB before next shift operation starts after setting SIO1SR<RXF> to "1", receive error occurs immediately after shift operation is finished. When the receive error has occurred, SIO1SR<RXERR> is set to "1". # (3) Stopping the transmit/receive operation There are two ways for stopping the transmit/receive operation. - The way of clearing SIO1CR<SIOS>. When SIO1CR<SIOS> is cleared to "0", transmit/receive operation is stopped after all transfer of the data is finished. When transmit/receive operation is finished, SIO1SR<SIOF> is cleared to "0" and \$01 pin is kept in high level. - In external clock operation, SIO1CR SIOS must be cleared to "0" before SIO1SR SEF is set to "1" by beginning next transfer. - The way of setting SIO1CR SIOINH>. Transmit/receive operation is stopped immediately after SIO1CR SIOINH> is set to "1". In this case, SIO1CR<SIOS>, SIO1SR register, SIO1RDB register and SIO1TDB register are initialized. Figure 14-13 Example of Internal Clock and MSB Transmit/Receive Mode Figure 14-14 Example of External Clock and MSB Transmit/Receive Mode #### (4) Transmit/receive error processing Transmit/receive errors occur on the following situation. Corrective action is different, which errors occur transmits or receives. # (a) Transmit errors Transmit errors occur on the following situation. • Shift operation starts before writing next transmit data to SIO1TDB in external clock operation. If transmit errors occur during transmit operation, SIO1SR<TXERR> is set to "1" immediately after starting shift operation. And INTSIO1 interrupt request is generated after all of the 8-bit data has been received. If shift operation starts before writing data to SIO1TDB after SIO1CR<SIOS> is set to "1", SIO1SR<TXERR> is set immediately after starting shift operation. And INTSIO1 interrupt request is generated after all of the 8-bit data has been received. SO1 pin is kept in high level when SIO1SR<TXERR> is set to "1". When transmit error occurs, transmit operation must be forcibly stop by writing SIO1CR<SIOINH> to "1" after the received data is read from SIO1RDB. In this case, SIO1CR<SIOS>, SIO1SR register, SIO1RDB register and SIO1TDB register are initialized. Figure 14-15 Example of Transmit/Receive (Transmit) Error Processing # (b) Receive errors Receive errors occur on the following situation. To protect SIO1RDB and the shift register contents, the received data is ignored while the SIO1SR<RXERR> is "1". • Shift operation is finished before reading out received data from SIO1RDB at SIO1SR RXF> is "1" in an external clock operation. If receive error occurs, set the SIO1CR<SIOS> to "0" for reading the data that received immediately before error occurence. And read the data from SIO1RDB. Data in shift register (at errors occur) can be read by reading the SIO1RDB again. When SIO1SR<RXERR> is cleared to "0" after reading the received data, SIQ1SR<RXF> is cleared to "0". After clearing SIO1CR<SIOS> to "0", when 8-bit serial clock is input to SCK1 pin, receive operation is stopped. To restart the receive operation, confirm that SIO1SR<SIOF> is cleared to "0". If the received error occurs, set the SIO1CR<SIOINH> to "1" for stopping the receive operation immediately. In this case, SIO1CR<SIOS>, SIO1SR register, SIO1RDB register and SIO1TDB register are initialized. Figure 14-16 Example of Transmit/Receive (Receive) Error Processing Figure 14-17 Hold Time of the End of Transmit/Receive Mode # 15. Synchronous Serial Interface (SIO2) The serial interfaces connect to an external device via SI2, SO2, and SCK2 pins. When these pins are used as serial interface, the output latches for each port should be set to "1". # 15.1 Configuration Note: Set the register of port correctly for the port assigned as serial interface pins. For details, see the description of the input/output port control register. Figure 15-1 Synchronous Serial Interface (SIO) # 15.2 Control The SIO is controlled using the serial interface control register (SIO2CR). The operating status of the serial interface can be inspected by reading the status register (SIO2CR). | Serial Inte | erface C | ontrol F | Register | | | | | | | | | | |-------------|----------|----------|------------------|--------------|--------|------------------------------------------------|---------------------|-----------------------------------------|------------|-------------------------------------------|-------------------------------|-----| | SIO2CR | 7 | 6 | 5 | 4 | 3 | 2 | ! | 1 | 0 | | | | | (0031H) | SIOS | SIOINH | SIO | М | SIOD | )IR | | SCK | | (Initial value: 00 | 00 0000) | | | | SIOS | Spe | ecify start/stop | o of transfe | er | 0: Stop<br>1: Start | | | | | / | | | | SIOIN | H For | cibly stops tra | ansfer (No | te 1) | 0: –<br>1: Forcib | ly stop | (Automat | cicallycle | ared to "0" after stop | ping) | | | | SIOM | Sel | ects transfer | mode | | 00: Trans<br>01: Rece<br>10: Trans<br>11: Rese | ive mod<br>smit/rec | de ( | de | <u>)</u> | | | | | SIODII | R Sel | ects direction | of transfe | г | 0: MSB (<br>1: LSB (T | | 1 1 / / | V= 1 | | | | | | | | | | | ~(( | 1 | NORMA<br>TBTCR<br>V7CK> = | | DLE1/2 modes TBTCR <dv7ck> = "1"</dv7ck> | SLOW/SLEEP mode | R/W | | | | | | | .( | 000 | | fc/2 <sup>12</sup><br>fc/2 <sup>8</sup> | | fs/2 <sup>4</sup><br>fc/2 <sup>8</sup> | fs/2 <sup>4</sup><br>Reserved | | | | SCK | Sel | ects serial clo | ock | | 010 | | fc/2 <sup>7</sup><br>fc/2 <sup>6</sup> | | fc/2 <sup>7</sup><br>fc/2 <sup>6</sup> | Reserved<br>Reserved | | | | | | | (( | | 100 | | fc/2 <sup>5</sup> | | fc/2 <sup>5</sup> | Reserved | | | | | | | | $\sim$ | 101 | < | fc/2 <sup>4</sup> | | fc/2 <sup>4</sup> | Reserved | | | | | | | | ) | 110 | ( ) | fc/2 <sup>3</sup> | | fc/2 <sup>3</sup> | Reserved | | | | | | | | | | \(\frac{1}{1}\) | | Externa | | Reserved | | Note 1: When SIO2CR<SIONHX is set to "1", SIO2CR<SIOS>, SIO2SR register, SIO2RDB register and SIO2TDB register are initialized. Note 2: Transfer mode, direction of transfer and serial clock must be select during the transfer is stopping (when SIO2SR<SIOF> Note 3: fc: High-frequency clock [Hz], fs: Low-frequency clock [Hz], \*: Don't care # Serial Interface Status Register SIO2SR (0032H) | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |------|-----|-----|-----|-------|-------|---|---|----------------------------| | SIOF | SEF | TXF | RXF | TXERR | RXERR | | | (Initial value: 0010 00**) | | SIOF | Serial transfer operation status monitor | 0: Transfer finished 1: Transfer in progress | | |-------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | SEF | Number of clocks monitor | 0: 8 clocks<br>1: 1 to 7 clocks | Read | | TXF | Transmit buffer empty flag | Data exists in transmit buffer No data exists in transmit buffer | only | | RXF | Receive buffer full flag | O: No data exists in receive buffer 1: Data exists in receive buffer | | | TXERR | Transfer operation error flag | Read 0: – (No error exist) 1: Transmit buffer under run occurs in an external clock mode Write 0: Clear the flag 1: – (A write of "1" to this bit is ignored) | R/W | | RXERR | Receive operation error flag | Read 0: – (No error exist) 1: Receive buffer over run-occurs in an external clock mode Write 0: Clear the flag 1: – (A write of "1" to this bit is ignored) | FV/VV | Note 1: The operation error flag (TXERR and RXERR) are not automatically cleared by stooping transfer with SIO2CR<SIOS> "0". Therefore, set these bits to "0" for clearing these error flag. Or set SIO2CR<SIOINH> to "1". Note 2: \*: Don't care # Receive buffer register 2 Read only SIO2RDB (002BH) (Initial value: 0000 0000) # Transmit buffer register Write only SIO2TDB (002BH) (Initial value: \*\*\*\* \*\*\*\*) Note 1: SIO2TDB is write only register. A bit manipulation should not be performed on the transmit buffer register using a readmodify-write instruction. Note 2: The SIQ2TDB should be written after checking SIO2SR<TXF> "1". When SIO2SR<TXF> is "0", the writing data can't be transferred to SIQ2TDB even if write instruction is executed to SIQ2TDB. Note 3: \*: Don't care # 15.3 Function #### 15.3.1 Serial clock #### 15.3.1.1 Clock source The serial clock can be selected by using SIO2CR<SCK>. When the serial clock is changed, the writing instruction to SIO2CR<SCK> should be executed while the transfer is stopped (when SIO2SR<SIOF> "0") #### (1) Internal clock Setting the SIO2CR<SCK> to other than "111B" outputs the clock (shown in " Table 15-1 Serial Clock Rate (fc = 16 MHz, fs = 32.768kHz) ") as serial clock outputs from $\overline{SCK2}$ pin. At the before beginning or finishing of a transfer, $\overline{SCK2}$ pin is kept in high level. When writing (in the transmit mode) or reading (in the receive mode) data can not follow the serial clock rate, an automatic-wait function is executed to stop the serial clock automatically and hold the next shift operation until reading or writing is completed (shown in "Figure 15-2 Automatic-wait Function (Example of transmit mode)"). The maximum time from releasing the automatic-wait function by reading or writing a data is 1 cycle of the selected serial clock until the serial clock comes out from $\overline{SCK2}$ pin. Figure 15-2 Automatic-wait Function (Example of transmit mode) Table 15-1 Serial Clock Rate (fc = 16 MHz, fs = 32.768kHz) | | | NORMAL1/2, | SLOW1/2, SL | EEP1/2 Mode | | | |-----|---------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------------------------------------------------|-------------|-------------------|-----------| | | TBTCR <d'< td=""><td>V76K&gt; ≥ "0"</td><td>TBTCR<d\< td=""><td>/7CK&gt; = "1"</td><td>Serial Clock</td><td>Baud Rate</td></d\<></td></d'<> | V76K> ≥ "0" | TBTCR <d\< td=""><td>/7CK&gt; = "1"</td><td>Serial Clock</td><td>Baud Rate</td></d\<> | /7CK> = "1" | Serial Clock | Baud Rate | | SCK | Serial Clock | Baud Rate | Serial Clock | Baud Rate | Serial Clock | Badd Nate | | 000 | fc/2 <sup>12</sup> | 3.906 kbps | fs/2 <sup>4</sup> | 2048 bps | fs/2 <sup>4</sup> | 2048 bps | | 001 | fc/2 <sup>8</sup> | 62.5 kbps | fc/2 <sup>8</sup> | 62.5 kbps | Reserved | - | | 010 | fc/2 <sup>7</sup> | 125 kbps | fc/2 <sup>7</sup> | 125 kbps | Reserved | - | | 011 | fc/2 <sup>6</sup> | 250 kbps | fc/2 <sup>6</sup> | 250 kbps | Reserved | - | | 100 | fc/2 <sup>5</sup> | 500 kbps | fc/2 <sup>5</sup> | 500 kbps | Reserved | - | | 101 | fc/2 <sup>4</sup> | 1.00 Mbps | fc/2 <sup>4</sup> | 1.00 Mbps | Reserved | - | | 110 | fc/2 <sup>3</sup> | 2.00 Mbps | fc/2 <sup>3</sup> | 2.00 Mbps | Reserved | | #### (2) External clock When an external clock is selected by setting SIO2CR<SCK> to "111B", the clock via the SCK2 pin from an external source is used as the serial clock. To ensure shift operation, the serial clock pulse width must be 4/fc or more for both "H" and "L" levels. Figure 15-3 External Clock # 15.3.1.2 Shift edge The leading edge is used to transmit data, and the trailing edge is used to receive data (1) Leading edge shift Data is shifted on the leading edge of the serial clock (falling edge of the SCK2 pin input/output). (2) Trailing edge shift Data is shifted on the trailing edge of the serial clock (rising edge of the SCK2 pin input/output). Figure 15-4 Shift Edge #### 15.3.2 Transfer bit direction Transfer data direction can be selected by using SIO2CR<SIODIR>. The transfer data direction can't be set individually for transmit and receive operations. When the data direction is changed, the writing instruction to SIO2CR<SIODIR> should be executed while the transfer is stopped (when SIO2CR<SIOF>= "0") Figure 15-5 Transfer Bit Direction (Example of transmit mode) # 15.3.2.1 Transmit mode # (1) MSB transmit mode MSB transmit mode is selected by setting SIO2CR<SIODIR> to "0", in which case the data is transferred sequentially beginning with the most significant bit (Bit7). #### (2) LSB transmit mode LSB transmit mode is selected by setting SIO2CR<SIODIR> to "1", in which case the data is transferred sequentially beginning with the least significant bit (Bit0). #### 15.3.2.2 Receive mode #### (1) MSB receive mode MSB receive mode is selected by setting SIO2CR<SIODIR> to "0", in which case the data is received sequentially beginning with the most significant bit (Bit7). #### (2) LSB receive mode LSB receive mode is selected by setting SIO2CR<SIODIR> to "1", in which case the data is received sequentially beginning with the least significant bit (Bit0). #### 15.3.2.3 Transmit/receive mode #### (1) MSB transmit/receive mode MSB transmit/receive mode are selected by setting \$102CR \ SIODIR > to "0" in which case the data is transferred sequentially beginning with the most significant bit (Bit7) and the data is received sequentially beginning with the most significant (Bit7). #### (2) LSB transmit/receive mode LSB transmit/receive mode are selected by setting SIO2CR SIODIR to "1", in which case the data is transferred sequentially beginning with the least significant bit (Bit0) and the data is received sequentially beginning with the least significant (Bit0). # 15.3.3 Transfer modes Transmit, receive and transmit/receive mode are selected by using SIO2CR SIOM> #### 15.3.3.1 Transmit mode Transmit mode is selected by writing "00B" to SIO2CR<SIOM>. #### (1) Starting the transmit operation Transmit mode is selected by setting "00B" to SIO2CR<SIOM>. Serial clock is selected by using SIO2CR<SCODIR>. When a transmit data is written to the transmit buffer register (SIO2TDB), SIO2SR<TXF> is cleared to "0" After SIO2CR<SIOS> is set to "1", SIO2SR<SIOF> is set synchronously to "1" the falling edge of SCK2 pin. The data is transferred sequentially starting from SO2 pin with the direction of the bit specified by SIO2CR<SIODIR>, synchronizing with the SCK2 pin's falling edge. SIO2SR SEF is kept in high level, between the first clock falling edge of SCK2 pin and eighth clock falling edge. SIO2SR<TXF> is set to "1" at the rising edge of pin after the data written to the SIO2TDB is transferred to shift register, then the INTSIO2 interrupt request is generated, synchronizing with the next falling edge on \$\overline{SCK2}\$ pin. - Note 1: In internal clock operation, when SIO2CR<SIOS> is set to "1", transfer mode does not start without writing a transmit data to the transmit buffer register (SIO2TDB). - Note 2: In internal clock operation, when the SIO2CR<SIOS> is set to "1", SIO2TDB is transferred to shift register after maximum 1-cycle of serial clock frequency, then a serial clock is output from \$\overline{SCK2}\$ pin. - Note 3: In external clock operation, when the falling edge is input from \$\overline{SCK2}\$ pin after SIO2CR<SIOS> is set to "1", SIO2TDB is transferred to shift register immediately. # (2) During the transmit operation When data is written to SIO2TDB, SIO2SR<TXF> is cleared to "0". In internal clock operation, in case a next transmit data is not written to SIO2TDB, the serial clock stops to "H" level by an automatic-wait function when all of the bit set in the SIO2TDB has been transmitted. Automatic-wait function is released by writing a transmit data to SIO2TDB. Then, transmit operation is restarted after maximum 1-cycle of serial clock. When the next data is written to the SIO2TDB before termination of previous 8-bit data with SIO2SR<TXF> "1", the next data is continuously transferred after transmission of previous data. In external clock operation, after SIO2SR<TXF> is set to "1", the transmit data must be written to SIO2TDB before the shift operation of the next data begins. If the transmit data is not written to SIO2TDB, transmit error occurs immediately after shift operation is started. Then, INTSIO2 interrupt request is generated after SIO2SR<TXERR> is set to "1". # (3) Stopping the transmit operation There are two ways for stopping transmits operation. - The way of clearing SIO2CR<SIOS>. When SIO2CR<SIOS> is cleared to "0", transmit operation is stopped after all transfer of the data is finished. When transmit operation is finished, SIO2SR<SIOF> is cleared to "0" and SO2 pin is kept in high level. In external clock operation, SIO2CR<SIOS> must be cleared to "0" before SIO2SR<SEF> is set to "1" by beginning next transfer. - The way of setting SIO2CR<SIOINH>. Transmit operation is stopped immediately after SIO2CR<SIOINH> is set to "1". In this case, SIO2CR<SIOS>, SIO2SR register, SIO2RDB register and SIO2TDB register are initialized. Figure 15-6 Example of Internal Clock and MSB Transmit Mode Figure 15-7 Exaple of External Clock and MSB Transmit Mode Figure 15-8 Hold Time of the End of Transmit Mode # (4) Transmit error processing Transmit errors occur on the following situation. Shift operation starts before writing next transmit data to SIO2TDB in external clock operation If transmit errors occur during transmit operation, SIO2SR<TXERR> is set to "1" immediately after starting shift operation. Synchronizing with the next serial clock falling edge, INTSIO2 interrupt request is generated. If shift operation starts before writing data to SIO2TDB after SIO2CR<SIOS> is set to "1", SIO2SR<TXERR> is set to "1" immediately after shift operation is started and then INTSIO2 interrupt request is generated. SIO2 pin is kept in high level when SIO2SR<TXERR> is set to "1". When transmit error occurs, transmit operation must be forcibly stop by writing SIO2CR<SIOINH> to "1". In this case, SIO2CR<SIOS>, SIO2SR register, SIO2RDB register and SIO2TDB register are initialized. Figure 15-9 Example of Transmit Error Processingme #### 15.3.3.2 Receive mode The receive mode is selected by writing "01B" to SIO2CR SIOM>. ### (1) Starting the receive operation Receive mode is selected by setting "01" to SIO2CR<SIOM>. Serial clock is selected by using SIO2CR<SCK>. Transfer direction is selected by using SIO2CR<SIODIR>. After SIO2CR<SIOS> is set to "1", SIO2SR<SIOF> is set synchronously to "1" the falling edge of SCK2 pin. Synchronizing with the SCK2 pin's rising edge, the data is received sequentially from SI2 pin with the direction of the bit specified by SBI2DIR<SIODIR>. SIO2SR<SEF> is kept in high level, between the first clock falling edge of SCK2 pin and eighth clock falling edge. When 8-bit data is received, the data is transferred to SIO2RDB from shift register. INTSIO2 interrupt request is generated and SIO2SR<RXF> is set to "1" Note: In internal clock operation, when the SIO2CR<SIOS> is set to "1", the serial clock is generated from SCK2 pin after maximum 1-cycle of serial clock frequency. # (2) During the receive operation The SIO2SR<RXF> is cleared to "0" by reading a data from SIO2RDB. In the internal clock operation, the serial clock stops to "H" level by an automatic-wait function when the all of the 8-bit data has been received. Automatic-wait function is released by reading a received data from SIO2RDB. Then, receive operation is restarted after maximum 1-cycle of serial clock. In external clock operation, after SIO2SR<RXF> is set to "1", the received data must be read from SIO2RDB, before the next data shift-in operation is finished. If received data is not read out from SIO2RDB receive error occurs immediately after shift operation is finished. Then INTSIO2 interrupt request is generated after SIO2SR<RXERR> is set to "1". #### (3) Stopping the receive operation There are two ways for stopping the receive operation. - The way of clearing SIO2CR<SIOS>. When SIO2CR<SIOS> is cleared to "0", receive operation is stopped after all of the data is finished to receive. When receive operation is finished, SIO2SR<SIOF> is cleared to "0". In external clock operation, SIO2CR<SIOS> must be cleared to "0" before SIO2SR<SEF> is set to "1" by starting the next shift operation. - The way of setting SIO2CR<SIOINH>. Receive operation is stopped immediately after SIO2CR<SIOINH> is set to "1". In this case, SIO2CR<SIOS>, SIO2SR register, SIO2RDB register and SIO2TDB register are initialized. Figure 15-10 Example of Internal Clock and MSB Receive Mode Figure 15-11 Example of External Clock and MSB Receive Mode # (4) Receive error processing Receive errors occur on the following situation. To protect SIO2RDB and the shift register contents, the received data is ignored while the SIO2SR<RXERR> is "1". • Shift operation is finished before reading out received data from SIO2RDB at SIO2SR<RXF> is "1" in an external clock operation. If receive error occurs, set the SIO2CR SIOS> to "0" for reading the data that received immediately before error occurence. And read the data from SIO2RDB. Data in shift register (at errors occur) can be read by reading the SIO2RDB again. When SIO2SR<RXERR> is cleared to "0" after reading the received data, SIO2SR<RXF> is cleared to "0". After clearing SIO2CR<SIO\$> to "0", when 8-bit serial clock is input to SCK2 pin, receive operation is stopped. To restart the receive operation, confirm that SIO2SR<SIOF> is cleared to "0". If the receive error occurs, set the SIO2CR<SIOINH> to "1" for stopping the receive operation immediately. In this case, SIO2CR<SIOS>, SIO2SR register, SIO2RDB register and SIO2TDB register are initialized. Figure 15-12 Example of Receive Error Processing Note: If receive error is not corrected, an interrupt request does not generate after the error occurs. #### 15.3.3.3 Transmit/receive mode The transmit/receive mode are selected by writing "10" to SIO2CR<SIOM>. # (1) Starting the transmit/receive operation Transmit/receive mode is selected by writing "10B" to SIO2CR<SIOM>. Serial clock is selected by using SIO2CR<SIODIR>. When a transmit data is written to the transmit buffer register (SIO2TDB), SIO2SR<TXF> is cleared to "0". After SIO2CR SIOS is set to "1", SIO2SR SIOF is set synchronously to the falling edge of SCK2-pin. The data is transferred sequentially starting from SO2 pin with the direction of the bit specified by SIO2CR<SIODIR, synchronizing with the SCK2 pin's falling edge. And receiving operation also starts with the direction of the bit specified by SIO2CR<SIODIR, synchronizing with the SCK2 pin's rising edge. SIO2SR<SEF> is kept in high level between the first clock falling edge of SCK2 pin and eighth clock falling edge. SIO2SR<TXF> is set to "1" at the rising edge of <u>SCK2</u> pin after the data written to the SIO2TDB is transferred to shift register. When 8-bit data has been received, the received data is transferred to SIO2RDB from shift register, then the INTSIO2 interrupt request occurs, synchronizing with setting SIO2SR<RXF> to "1". - Note 1: In internal clock operation, when the SIO2CR<SIOS> is set to "1", SIO2TDB is transferred to shift register after maximum 1-cycle of serial clock frequency, then a serial clock is output from SCK2 pin. - Note 2: In external clock operation, when the falling edge is input from \$\overline{SCK2}\$ pin after \$SIO2CR < SIOS > is set to "1", \$SIO2TDB is transferred to shift register immediately. When the rising edge is input from \$\overline{SCK2}\$ pin, receive operation also starts. # (2) During the transmit/receive operation When data is written to SIO2TDB, SIO2SR<TXF> is cleared to "0" and when a data is read from SIO2RDB, SIO2SR<RXF> is cleared to "0". In internal clock operation, in case of the condition described below, the serial clock stops to "H" level by an automatic-wait function when all of the bit set in the data has been transmitted. - Next transmit data is not written to SIO2TDB after reading a received data from SIO2RDB. - Received data is not read from SIO2RDB after writing a next transmit data to SIO2TDB. - Neither SIO2TDB nor SIO2RDB is accessed after transmission. The automatic wait function is released by writing the next transmit data to SIO2TDB after reading the received data from SIO2RDB, or reading the received data from SIO2RDB after writing the next data to SIO2TDB. Then, transmit/receive operation is restarted after maximum 1-eycle of serial clock. In external clock operation, reading the received data from SIO2RDB and writing the next data to SIO2TDB must be finished before the shift operation of the next data begins. If the transmit data is not written to SIO2TDB after SIO2SR<TXF> is set to "1", transmit error occurs immediately after shift operation is started. When the transmit error occurred, SIO2SR<TXERR> is set to "1". If received data is not read out from SIO2RDB before next shift operation starts after setting SIO2SR<RXF> to "1", receive error occurs immediately after shift operation is finished. When the receive error has occurred, SIO2SR<RXERR> is set to "1". # (3) Stopping the transmit/receive operation There are two ways for stopping the transmit/receive operation. - The way of clearing SIO2CR<SIOS>. When SIO2CR<SIOS> is cleared to "0", transmit/receive operation is stopped after all transfer of the data is finished. When transmit/receive operation is finished, SIO2SR<SIOF> is cleared to "0" and \$02 pin is kept in high level. - In external clock operation, SIO2CR SIOS must be cleared to "0" before SIO2SR SEF is set to "1" by beginning next transfer. - The way of setting SIO2CR SIOINH>. Transmit/receive operation is stopped immediately after SIO2CR SIOINH> is set to "1". In Transmit/receive operation is stopped immediately after SIO2CR<SIOINH> is set to "1". In this case, SIO2CR<SIOS>, SIO2SR register, SIO2RDB register and SIO2TDB register are initialized. Figure 15-13 Example of Internal Clock and MSB Transmit/Receive Mode Figure 15-14 Example of External Clock and MSB Transmit/Receive Mode #### (4) Transmit/receive error processing Transmit/receive errors occur on the following situation. Corrective action is different, which errors occur transmits or receives. # (a) Transmit errors Transmit errors occur on the following situation. • Shift operation starts before writing next transmit data to SIO2TDB in external clock operation. If transmit errors occur during transmit operation, SIO2SR<TXERR> is set to "1" immediately after starting shift operation. And INTSIO2 interrupt request is generated after all of the 8-bit data has been received. If shift operation starts before writing data to SIO2TDB after SIO2CR<SIOS> is set to "1", SIO2SR<TXERR> is set immediately after starting shift operation. And INTSIO2 interrupt request is generated after all of the 8-bit data has been received. SO2 pin is kept in high level when SIO2SR<TXERR> is set to "1". When transmit error occurs, transmit operation must be forcibly stop by writing SIO2CR<SIOINH> to "1" after the received data is read from SIO2RDB. In this case, SIO2CR<SIOS>, SIO2SR register, SIO2RDB register and SIO2TDB register are initialized. Figure 15-15 Example of Transmit/Receive (Transmit) Error Processing # (b) Receive errors Receive errors occur on the following situation. To protect SIO2RDB and the shift register contents, the received data is ignored while the SIO2SR<RXERR> is "1". • Shift operation is finished before reading out received data from SIO2RDB at SIO2SR RXF> is "1" in an external clock operation. If receive error occurs, set the SIO2CR<SIOS> to "0" for reading the data that received immediately before error occurence. And read the data from SIO2RDB. Data in shift register (at errors occur) can be read by reading the SIO2RDB again. When SIO2SR<RXERR> is cleared to "0" after reading the received data, SIQ2SR<RXF> is cleared to "0". After clearing SIO2CR<SIOS> to "0", when 8-bit serial clock is input to SCK2 pin, receive operation is stopped. To restart the receive operation, confirm that SIO2SR<SIOF> is cleared to "0". If the received error occurs, set the SIO2CR<SIOINH> to "1" for stopping the receive operation immediately. In this case, SIO2CR<SIOS>, SIO2SR register, SIO2RDB register and SIO2TDB register are initialized. Figure 15-16 Example of Transmit/Receive (Receive) Error Processing Figure 15-17 Hold Time of the End of Transmit/Receive Mode # 16. Serial Bus Interface(I<sup>2</sup>C Bus) Ver.-D (SBI) The TMP86FS49BFG has a serial bus interface which employs an I<sup>2</sup>C bus. The serial interface is connected to an external devices through SDA and SCL. The serial bus interface pins are also used as the port. When used as serial bus interface pins, set the output latches of these pins to "1". When not used as serial bus interface pins, the port is used as a normal I/Q port. - Note 1: The serial bus interface can be used only in NORMAL1/2 and IDLE1/2 mode. It can not be used in IDLE0, SLOW1/2 and SLEEP0/1/2 mode. - Note 2: The serial bus interface can be used only in the Standard mode of I<sup>2</sup>C. The fast mode and the high-speed mode can not be used. Note 3: Please refer to the I/O port section about the detail of setting port. #### 16.1 Configuration INTSBI interrupt reques SCL Input/ Divider output control Transfer control I2C bus circuit Noise clock sysn canceller + Control <sup>2</sup>C bus data /Noise SDA registe SDA SBIDBR SBI control register A/ SBI status register A SBI control register B/ <sup>2</sup>C bus SBI data SBI status register B # Figure 16-1 Serial Bus Interface (SBI) # 16.2 Control The following registers are used for control the serial bus interface and monitor the operation status. - Serial bus interface control register A (SBICRA) - Serial bus interface control register B (SBICRB) - Serial bus interface data buffer register (SBIDBR) - I<sup>2</sup>C bus address register (I2CAR) - Serial bus interface status register A (SBISRA) - Serial bus interface status register B (SBISRB) #### 16.3 Software Reset A serial bus interface circuit has a software reset function, when a serial bus interface circuit is locked by an external noise, etc. To reset the serial bus interface circuit, write "10", "01" into the SWRST (Bit1, 0 in SBICRB). And a status of software reset canbe read from SWRMON (Bit0 in SBISRA). # 16.4 The Data Format in the I<sup>2</sup>C Bus Mode The data format of the I<sup>2</sup>C bus is shown below. # 16.5 I<sup>2</sup>C Bus Control The following registers are used to control the serial bus interface and monitor the operation status of the I<sup>2</sup>C bus. | CRA | 7 | 6 5 | | 4 3 | 2 | 1 0 | | | | | | | | |------|-----------------------|----------------------------------------------------------------------------|------------------------------------------|----------------------------------|----------------------------------|------------------------------------------|----------------------------------|----------------------------------|----------|---------|-------------|----------|---------| | 90H) | | ВС | A | CK | | SCK // | (Initial value: | 0000 *( | | | | | | | | | | | ACI | K = 0 | ACI | <b>ζ</b> = 1 | | | | | | | | | | ВС | Number of<br>Clock | Bits | Number of<br>Clock | Bits | | | | | | | | | | | | 000: | 8 | 8/ | 9 | 8 | | | | | | | | | | | 001: | 1 | 1 | 2 | | ~ | | | | | | | ВС | Numb | er of transferred bits | 010: | 2 | (2/\ | 3 | 2 | Write | | | | | | | | | | 011: | 3 | (3) | 4 | (3/) | only | | | | | | | | | | 100: | 4 | 4 | 5 | 4 | | | | | | | | | | | 101: | 5 | 5 | 6 | 5 | | | | | | | | | | | 110: | 6 | 6 | 7 | )) 6 | | | | | | | | | | | 111: | 7 | 7 | (8) | 7 | | | | | | | | | | | ACK | Maste | r mode | Slave | mode | | | | | | | | ACK | | owledgement mode<br>lication | 0: | Not generate a<br>an acknowledge | | Not count a cloc<br>an acknowledge | | R/W | | | | | | | | opec | | 1 | Generate a cloc<br>acknowledgeme | . / | Count a clock p | | | | | | | | | | | | SCK | n | At/fc = 16 MHz | At fc = 8 MHz | At fc = 4 MHz | | | | | | | | | | (( | 000: | 4 | Reserved | Reserved | 100.0 kHz | | | | | | | | | | | 001: | 5 | Reserved | Reserved | 55.6 kHz | | | | | | | | SCK | | clock (fscl) selection | 010: | 6 | Reserved | 58.8 kHz | 29.4 kHz | | | | | | | | | (Outp | (Output on SCL pin) [fscl = 1/(2 <sup>n</sup> / <sup>1</sup> /fc + 8/fc)] | 011: | (0) | ← 60.6 kHz | 30.3 kHz | 15.2 kHz | Write only | | | | | | | | [fscl = | | [fscl = 1/(2 <sup>n+1</sup> /fc + 8/fc)] | $[fscl = 1/(2^{n+1}/fc + 8/fc)]$ | $[fscl = 1/(2^{n+1}/fc + 8/fc)]$ | [fscl = 1/(2 <sup>n</sup> +1/fc + 8/fc)] | $[fscl = 1/(2^{n+1}/fc + 8/fc)]$ | $[fsel = 1/(2^{n+1}/fc + 8/fc)]$ | 100: < | 8/\ | )) 30.8 kHz | 15.4 kHz | 7.7 kHz | | | | | | | | | 101: | 9 | 15.5 kHz | 7.8 kHz | 3.9 kHz | | | | | | | 110: | 10 | 7.8 kHz | 3.9 kHz | 1.9 kHz | | | | | | | | | $\triangle \triangle$ | | 111: | | Res | erved | | | | | | | | Note 1: fc: High-frequency clock [Hz], \*: Don't care Note 2: SBICRA cannot be used with any of read-modify-write instructions such as bit manipulation, etc. Note 3: Do not set \$CK as the frequency that is over 100 kHz. # Serial Bus Interface Data Buffer Register | SBIDBR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---|---|---|---|---|---|---|---|--------------------------------| | (0F91H) | | | | | | | | | (Initial value: **** ****) R/W | Note 1: For writing transmitted data, start from the MSB (Bit7). Note 2: The data which was written into SBIDBR can not be read, since a write data buffer and a read buffer are independent in SBIDBR. Therefore, SBIDBR cannot be used with any of read-modify-write instructions such as bit manipulation, etc. Note 3: \*: Don't care # I<sup>2</sup>C bus Address Register I2CAR 7 6 5 4 3 2 1 0 (0F92H) Slave address SA6 SA5 SA4 SA3 SA2 SA1 SA0 ALS | SA | Slave address selection | | | 10/21 | |-----|--------------------------------|----|-------------------------------|---------------| | ALS | Address recognition mode spec- | 0: | Slave address recognition | Write<br>only | | ALO | ification | 1: | Non slave address recognition | . , | Note 1: I2CAR is write-only register, which cannot be used with any of read-modify write instruction such as bit manipulation, etc. Note 2: Do not set I2CAR to "00H" to avoid the incorrect response of acknowledgment in slave mode. (If "00H" is set to I2CAR as the Slave Address and a START Byte "01H" in I<sup>2</sup>C bus standard is recived, the device detects slave address match.) Serial Bus Interface Control Register B 7 6 **SBICRB** (0F93H) SWRST0 MST TRX ВВ PIN SBIM \$WRST1 (Initial value: 0001 0000) 0: Slave MST Master/slave selection 1: Master Receiver 0: TRX Transmitter/receiver selection Transmitter Generate a stop condition when MST, TRX and PIN are "1" BB Start/stop generation Generate a start condition when MST, TRX and PIN are "1" - (Can not clear this bit by a software) Write PIN Cancel interrupt service request only Cancel interrupt service request Port mode (Serial bus interface output disable) 01: Reserved Serial bus interface operating SBIM mode selection I<sup>2</sup>C bus mode 10: 11: Reserved SWRST1 Software reset starts by first writing "10" and next writing "01" Software reset start bit SWRST0 - Note 1: Switch a mode to port after confirming that the bus is free. - Note 2: Switch a mode to I<sup>2</sup>C bus mode after confining that the port is high level. - Note 3: SBICRB has write-only register and must not be used with any of read-modify-write instructions such as bit manipulation, etc. Note 4: When the SWRST (Bit1, 0 in SBICRB) is written to "10", "01" in I<sup>2</sup>C bus mode, software reset is occurred. In this case, the SBICRA, I2CAR, SBISRA and SBISRB registers are initialized and the bits of SBICRB except the SBIM (Bit3, 2 in SBICRB) are also initialized. # Serial Bus Interface Status Register A SBISRA 7 6 5 4 3 2 1 0 (0F90H) SWRMON (Initial value: \*\*\*\* \*\*\*1) | SWRMON Software reset monitor | 0: | During software reset | Read | | |-------------------------------|------------------------|-----------------------|-------------------|------| | SVIKIVION | Software reset monitor | 1: | - (Initial value) | only | #### Serial Bus Interface Status Register B 6 5 4 3 2 O SBISRB (0F93H) PIN MST TRX BBΑL AAS AD0 LRB (Initial value: 0001 0000) | MST | Master/slave selection status | 0: Slave | | |-------|------------------------------------|----------------------------------------------|------------| | IVIST | monitor | 1: Master | | | TRX | Transmitter/receiver selection | 0: Receiver | | | IIX | status monitor | 1: Transmitter | | | BB | Bus status monitor | 0: Bus free | | | 55 | Dus status monitor | 1: Bus busy | | | PIN | Interrupt service requests sta- | 0: Requesting interrupt service | | | FIIN | tus monitor | Releasing interrupt service request | Read | | AL | Arbitration lost detection monitor | 0: - | only | | AL | Arbitration lost detection monitor | 1: Arbitration lost detected ( // ) | | | AAS | Slave address match detection | 0: - | | | 7010 | monitor | Detect slave address match or "GENERAL CALL" | | | AD0 | "GENERAL CALL" detection | 0: - | | | ADO | monitor | 1: Detect "GENERAL CALL" | | | LRB | Last received bit monitor | 0: Last receive bit is "0" | $\searrow$ | | LND | Last received bit monitor | 1: Last receiv bit is "/+" | | # 16.5.1 Acknowledgement mode specification # 16.5.1.1 Acknowledgment mode (ACK = "1") To set the device as an acknowledgment mode, the ACK (Bit4 in SBICRA) should be set to "1". When a serial bus interface circuit is a master mode, an additional clock pulse is generated for an acknowledge signal. In a slave mode, a clock is counted for the acknowledge signal. In the master transmitter mode, the SDA pin is released in order to receive an acknowledge signal from the receiver during additional clock pulse cycle. In the master receiver mode, the SDA pin is set to low level generation an acknowledge signal during additional clock pulse cycle. In a slave mode, when a received slave address matches to a slave address which is set to the I2CAR or when a "GENERAL CALL" is received, the SDA pin is set to low level generating an acknowledge signal. After the matching of slave address or the detection of "GENERAL CALL", in the transmitter, the SDA pin is released in order to receive an acknowledge signal from the receiver during additional clock pulse cycle. In a receiver, the SDA pin is set to low level generation an acknowledge signal during additional clock pulse cycle after the matching of slave address or the detection of "GENERAL CALL" The Table 16-1 shows the SCL and SDA pins status in acknowledgment mode. Table 16-1 SCL and SDA Pins Status in Acknowledgement Mode | Mode | )) | Pin | Transmitter | Receiver | | | | |------------|-----|-------------------------------------------------|-----------------------------------------------------|----------------------------------------------------|--|--|--| | | | (\$CL) | An additional clock pulse is generated. | | | | | | Master | SDA | | Released in order to receive an acknowledge signal. | Set to low level generating an acknowledge signal | | | | | $\searrow$ | | SCL | A clock is counted for the acknowledge signal. | | | | | | Slave | | | - | Set to low level generating an acknowledge signal. | | | | | | SDA | After matching of slave address or general call | Released in order to receive an acknowledge signal. | Set to low level generating an acknowledge signal. | | | | #### 16.5.1.2 Non-acknowledgment mode (ACK = "0") To set the device as a non-acknowledgement mode, the ACK (Bit4 in SBICRA) should be cleared to "0". In the master mode, a clock pulse for an acknowledge signal is not generated. In the slave mode, a clock for a acknowledge signal is not counted. #### 16.5.2 Number of transfer bits The BC (Bits7 to 5 in SBICRA) is used to select a number of bits for next transmitting and receiving data. Since the BC is cleared to "000" by a start condition, a slave address and direction bit transmissions are always executed in 8 bits. Other than these, the BC retains a specified value. ## 16.5.3 Serial clock #### 16.5.3.1 Clock source The SCK (Bits2 to 0 in SBICRA) is used to select a maximum transfer frequency output from the SCL pin in the master mode. Four or more machine cycles are required for both high and low levels of pulse width in the external clock which is input from SCL pin. Note: Since the serial bus interface can not be used as the fast mode and the high-speed mode, do not set SCK as the frequency that is over 100 kHz. Figure 16-3 Clock Source ## 16.5.3.2 Clock synchronization In the I<sup>2</sup>C bus, in order to drive a bus with a wired AND, a master device which pulls down a clock pulse to low will, in the first place, invalidate a clock pulse of another master device which generates a high-level clock pulse. The serial bus interface circuit has a clock synchronization function. This function ensures normal transfer even if there are two or more masters on the same bus. The example explains clock synchronization procedures when two masters simultaneously exist on a bus. Figure 16-4 Clock Synchronization As Master 1 pulls down the SCL pin to the low level at point "a", the SCL line of the bus becomes the low level. After detecting this situation, Master 2 resets counting a clock pulse in the high level and sets the SCL pin to the low level. Master 1 finishes counting a clock pulse in the low level at point 'b' and sets the SCL pin to the high level. Since Master 2 holds the SCL line of the bus at the low level, Master 1 waits for counting a clock pulse in the high level. After Master 2 sets a clock pulse to the high level at point "c" and detects the SCL line of the bus at the high level, Master 1 starts counting a clock pulse in the high level. Then, the master, which has finished the counting a clock pulse in the high level, pulls down the SCL pin to the low level. The clock pulse on the bus is determined by the master device with the shortest high-level period and the master device with the longest low-level period from among those master devices connected to the bus. # 16.5.4 Slave address and address recognition mode specification When the serial bus interface circuit is used with an addressing format to recognize the slave address, clear the ALS (Bito in I2CAR) to "0", and set the SA (Bits 7 to 1 in I2CAR) to the slave address. When the serial bus interface circuit is used with a free data format not to recognize the slave address, set the ALS to "1". With a free data format, the slave address and the direction bit are not recognized, and they are processed as data from immediately after start condition. #### 16.5.5 Master/slave selection To set a master device, the MST (Bit7 in SBICRB) should be set to "1". To set a slave device, the MST should be cleared to "0", When a stop condition on the bus or an arbitration lost is detected, the MST is cleared to "0" by the hardware. #### 16.5.6 Transmitter/receiver selection To set the device as a transmitter, the TRX (Bit6 in SBICRB) should be set to "1". To set the device as a receiver, the TRX should be cleared to "0". When data with an addressing format is transferred in the slave mode, the TRX is set to "1" by a hardware if the direction bit $(R/\overline{W})$ sent from the master device is "1", and is cleared to "0" by a hardware if the bit is "0". In the master mode, after an acknowledge signal is returned from the slave device, the TRX is cleared to "0" by a hardware if a transmitted direction bit is "1", and is set to "1" by a hardware if it is "0". When an acknowledge signal is not returned, the current condition is maintained. When a stop condition on the bus or an arbitration lost is detected, the TRX is cleared to "0" by the hardware. "Table 16-2 TRX changing conditions in each mode "shows TRX changing conditions in each mode and TRX value after changing | Table 16-2 TRX changing conditions in each mode | Table 16-2 | TRX | changing | conditions | in | each | mode | |-------------------------------------------------|------------|-----|----------|------------|----|------|------| |-------------------------------------------------|------------|-----|----------|------------|----|------|------| | Mode | Direction Bit | Conditions | TRX after Changing | |--------|---------------|-----------------------------|--------------------| | Slave | "0" | A received slave address is | "0" | | Mode | "1" | the same value set to I2CAR | "1" | | Master | "0" | ACK aignal is returned | | | Mode | "1" | ACK signal is returned | "0" | When a serial bus interface circuit operates in the free data format, a slave address and a direction bit are not recognized. They are handled as data just after generating a start condition. The TRX is not changed by a hardware. # 16.5.7 Start/stop condition generation When the BB (Bit5 in SBISRB) is "0", a slave address and a direction bit which are set to the SBIDBR are output on a bus after generating a start condition by writing "1" to the MST, TRX, BB and PIN. It is necessary to set ACK to "1" beforehand. Figure 16-5 Start Condition Generation and Slave Address Generation When the BB is "1", sequence of generating a stop condition is started by writing "1" to the MST, TRX and PIN, and "0" to the BB. Do not modify the contents of MST, TRX, BB and PIN until a stop condition is generated on a bus. When a stop condition is generated and the SCL line on a bus is pulled-down to low level by another device, a stop condition is generated after releasing the SCL line. Figure 16-6 Stop Condition Generation The bus condition can be indicated by reading the contents of the BB (Bit5 in SBISRB). The BB is set to "1" when a start condition on a bus is detected (Bus Busy State) and is cleared to "0" when a stop condition is detected (Bus Free State). ## 16.5.8 Interrupt service request and cancel When a serial bus interface circuit is in the master mode and transferring a number of clocks set by the BC and the ACK is complete, a serial bus interface interrupt request (INTSBI) is generated. In the slave mode, the conditions of generating INTSBI interrupt request are follows: - At the end of acknowledge signal when the received slave address matches to the value set by the I2CAR - At the end of acknowledge signal when a "GENERAL CALL" is received - At the end of transferring or receiving after matching of slave address or receiving of "GENERAL CALL" When a serial bus interface interrupt request occurs, the PIN (Bit4 in SBISRB) is cleared to "0". During the time that the PIN is "0", the SCL pin is pulled-down to low level. Either writing data to SBIDBR or reading data from the SBIDBR sets the PIN to "1". The time from the PIN being set to "1" until the SCL pin is released takes t<sub>I,OW</sub> Although the PIN (Bit4 in SBICRB) can be set to "1" by the softrware, the PIN can not be cleared to "0" by the softrware. Note: When the arbitration lost occurs, if the slave address sent from the other master devices is not match, the INTSBI interrupt request is generated. But the PIN is not cleared. # 16.5.9 Setting of I<sup>2</sup>C bus mode The SBIM (Bit3 and 2 in SBICRB) is used to set $I^2C$ bus mode. Set the SBIM to "10" in order to set I<sup>2</sup>C bus mode. Before setting of T<sup>2</sup>C bus mode, confirm serial bus interface pins in a high level, and then, write "10" to SBIM. And switch a port mode after confirming that a bus is free. # 16.5.10Arbitration lost detection monitor Since more than one master device can exist simultaneously on a bus, a bus arbitration procedure is implemented in order to guarantee the contents of transferred data. Data on the SDA line is used for bus arbitration of the IC bus. The following shows an example of a bus arbitration procedure when two master devices exist simultaneously on a bus. Master 1 and Master 2 output the same data until point "a". After that, when Master 1 outputs "1" and Master 2 outputs "0", since the SDA line of a bus is wired AND, the SDA line is pulled-down to the low level by Master 2. When the SCL line of a bus is pulled-up at point "b", the slave device reads data on the SDA line, that is data in Master 2. Data transmitted from Master 1 becomes invalid. The state in Master 1 is called "arbitration lost". A master device which loses arbitration releases the SDA pin and the SCL pin in order not to effect data transmitted from other masters with arbitration. When more than one master sends the same data at the first word, arbitration occurs continuously after the second word. Figure 16-7 Arbitration Lost The serial bus interface circuit compares levels of a SDA line of a bus with its SDA pin at the rising edge of the SCL line. If the levels are unmatched, arbitration is lost and the AL (Bit3 in SBISRB) is set to "1". When the AL is set to "1", the MST and TRX are cleared to "0" and the mode is switched to a slave receiver mode. Thus, the serial bus interface circuit stops output of clock pulses during data transfer after the AL is set to "1". The AL is cleared to "0" by writing data to the SBIDBR, reading data from the SBIDBR or writing data to the SBICRB. Figure 16-8 Example of when a Serial Bus Interface Circuit is a Master B ## 16.5.11Slave address match detection monitor In the slave mode, the AAS (Bit2 in SBISRB) is set to "1" when the received data is "GENERAL CALL" or the received data matches the slave address setting by I2CAR with an address recognition mode (ALS = 0). When a serial bus interface circuit operates in the free data format (ALS = 1), the AAS is set to "1" after receiving the first 1-word of data. The AAS is cleared to "0" by writing data to the SBIDBR or reading data from the SBIDBR. ## 16.5.12GENERAL CALL detection monitor The ADO (Bit1 in SBISRB) is set to "1" when all 8-bit received data is "0" immediately after a start condition in a slave mode. The ADO is cleared to "0" when a start or stop condition is detected on a bus. ## 16.5.13Last received bit monitor The SDA line value stored at the rising edge of the SCL line is set to the LRB (Bit0 in SBISRB). In the acknowledge mode, immediately after an INTSBI interrupt request is generated, an acknowledge signal is read by reading the contents of the LRB. # 16.6 Data Transfer of I<sup>2</sup>C Bus #### 16.6.1 Device initialization For initialization of device, set the ACK in SBICRA to "1" and the BC to "000". Specify the data length to 8 bits to count clocks for an acknowledge signal. Set a transfer frequency to the SCK in SBICRA. Next, set the slave address to the SA in I2CAR and clear the ALS to "0" to set an addressing format. After confirming that the serial bus interface pin is high level, for specifying the default setting to a slave receiver mode, clear "0" to the MST, TRX and BB in SBICRB, set "1" to the PIN, "10" to the SBIM, and "00" to bits SWRST1 and SWRST0. Note: The initialization of a serial bus interface circuit must be complete within the time from all devices which are connected to a bus have initialized to and device does not generate a start condition. If not, the data can not be received correctly because the other device starts transferring before an end of the initialization of a serial bus interface circuit # 16.6.2 Start condition and slave address generation Confirm a bus free status (BB = 0). Set the ACK to "1" and specify a slave address and a direction bit to be transmitted to the SBIDBR. By writing "1" to the MST, TRX, BB and PIN, the start condition is generated on a bus and then, the slave address and the direction bit which are set to the SBIDBR are output. The time from generating the START condition until the falling SCL pin takes thousand the start condition are set to the SBIDBR are output. An INTSBI interrupt request occurs at the 9th falling edge of a SCI clock cycle, and the PIN is cleared to "0". The SCL pin is pulled-down to the low level while the PIN is "0". When an interrupt request occurs, the TRX changes by the hardware according to the direction bit only when an acknowledge signal is returned from the slave device. Note 1: Do not write a slave address to be output to the SBIDBR while data is transferred. If data is written to the SBIDBR, data to been outputting may be destroyed. Note 2: The bus free must be confirmed by software within 98.0 µs (The shortest transmitting time according to the I<sup>2</sup>C bus standard) after setting of the slave address to be output. Only when the bus free is confirmed, set "1" to the MST, TRX, BB, and PIN to generate the start conditions. If the writing of slave address and setting of MST, TRX, BB and PIN doesn't finish within 98.0 µs, the other masters may start the transferring and the slave address data written in SBIDBR may be broken. Figure 16-9 Start Condition Generation and Slave Address Transfer ## 16.6.3 1-word data transfer Check the MST by the INTSBI interrupt process after an 1-word data transfer is completed, and determine whether the mode is a master or slave. ## 16.6.3.1 When the MST is "1" (Master mode) Check the TRX and determine whether the mode is a transmitter or receiver. ## (1) When the TRX is "1" (Transmitter mode) Test the LRB. When the LRB is "1", a receiver does not request data. Implement the process to generate a stop condition (Described later) and terminate data transfer. When the LRB is "0", the receiver requests next data. When the next transmitted data is other than 8 bits, set the BC, set the ACK to "1", and write the transmitted data to the SBIDBR. After writing the data, the PIN becomes "1", a serial clock pulse is generated for transferring a next 1 word of data from the SCL pin, and then the 1 word of data is transmitted. After the data is transmitted, and an INTSBI interrupt request occurs. The PIN become "0" and the SCL pin is set to low level. If the data to be transferred is more than one word in length, repeat the procedure from the LRB test above. Figure 16-10 Example of when BC = "000", ACK = "1" # (2) When the TRX is "θ" (Receiver mode) When the next transmitted data is other than of 8 bits, set the BC again. Set the ACK to "1" and read the received data from the SBIDBR (Reading data is undefined immediately after a slave address is sent). After the data is read, the PIN becomes "1". A serial bus interface circuit outputs a serial clock pulse to the SCL pin to transfer next 1-word of data and sets the SDA pin to "0" at the acknowledge signal timing. An INTSBI interrupt request occurs and the PIN becomes "0". Then a serial bus interface circuit outputs a clock pulse for 1-word of data transfer and the acknowledge signal each time that received data is read from the SBIDBR. Figure 16-11 Example of when BC = "000", ACK = "1" To make the transmitter terminate transmit, clear the ACK to "0" before reading data which is 1-word before the last data to be received. A serial bus interface circuit does not generate a clock pulse for the acknowledge signal by clearing ACK. In the interrupt routine of end of transmission, when the BC is set to "001" and read the data, PIN is set to "1" and generates a clock pulse for a 1-bit data transfer. In this case, since the master device is a receiver, the SDA line on a bus keeps the high-level. The transmitter receives the high-level signal as an ACK signal. The receiver indicates to the transmitter that data transfer is complete. After 1-bit data is received and an interrupt request has occurred, generate the stop condition to terminate data transfer. Figure 16-12 Termination of Data Transfer in Master Receiver Mode # 16.6.3.2 When the MST is "0" (Slave mode) In the slave mode, a serial bus interface circuit operates either in normal slave mode or in slave mode after losing arbitration. In the slave mode, the conditions of generating INTSBI interrupt request are follows: - At the end of acknowledge signal when the received slave address matches to the value set by the I2CAR - At the end of acknowledge signal when a "GENERAL CALL" is received - At the end of transferring or receiving after matching of slave address or receiving of "GENERAL CALL" A serial bus interface circuit changes to a slave mode if arbitration is lost in the master mode. And an INTSBI interrupt request occurs when word data transfer terminates after losing arbitration. The behavior of INTSBI interrupt request and PIN after losing arbitration are shown in Table 16-3. Table 16-3 The Behavior of INTSBI interrupt request and PIN after Losing Arbitration | _ | | | | |----|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | | | When the Arbitration Lost Occurs during Transmission of Slave Address as a Master | When the Arbitration Lost Occurs during Transmission of Data as a Master Transmit Mode | | // | INTSBI<br>interrupt<br>request | NTSBI interrupt request is genera | ted at the termination of word data. | | | PIN | When the slave address matches the value set by I2CAR, the PIN is cleared to "0" by generating of INTSBI interrupt request. When the slave address doesn't match the value set by I2CAR, the PIN keeps "1". | PIN keeps "1" (PIN is not cleared to "0"). | When an INTSBI interrupt request occurs, the PIN (bit 4 in the SBICRB) is reset, and the SCL pin is set to low level. Either reading or writing from or to the SBIDBR or setting the PIN to "1" releases the SCL pin after taking $t_{\rm LOW}$ . Check the AL (Bit3 in the SBISRB), the TRX (Bit6 in the SBISRB), the AAS (Bit2 in the SBISRB), and the AD0 (Bit1 in the SBISRB) and implements processes according to conditions listed in " Table 16-4 Operation in the Slave Mode". Table 16-4 Operation in the Slave Mode | TRX | AL | AAS | AD0 | Conditions | Process | | | | |-----|-----|-------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | 1 | 1 | 0 | A serial bus interface circuit loses arbitration when transmitting a slave address. And receives a slave address of which the value of the direction bit sent from another master is "1". | Set the number of bits in 1 word to the BC | | | | | 1 | | 1 | 0 | In the slave receiver mode, a serial bus interface circuit receives a slave address of which the value of the direction bit sent from the master is "1". | and write transmitted data to the SBIDBR. | | | | | | 0 | 0 | 0 | In the slave transmitter mode, 1-word data is transmitted. | Test the LRB. If the LRB is set to "1", set the PIN to "1" since the receiver does not request next data. Then, clear the TRX to "0" to release the bus. If the LRB is set to "0", set the number of bits in 1 word to the BC and write transmitted data to the SBIDBR since the receiver requests next data. | | | | | | 1 | | 1/0 | A serial bus interface circuit loses arbitration when transmitting a slave address. And receives a slave address of which the value of the direction bit sent from another master is "0" or receives a "GENERAL CALL". | Read the SBIDBR for setting the PIN to "1" (Reading dummy data) or write "1" to the PIN. | | | | | 0 | 0 | | 0 ( | A serial bus interface circuit loses arbitration when transmitting a slave address or data. And terminates transferring word data. | A serial bus interface circuit is changed to slave mode. To clear AL to "0", read the SBIDBR or write the data to SBIDBR. | | | | | | 0 / | 0 170 | | In the slave receiver mode, a serial bus<br>interface circuit receives a slave address<br>of which the value of the direction bit sent<br>from the master is "0" or receives "GEN-<br>ERAL CALL". | Read the SBIDBR for setting the PIN to "1" (Reading dummy data) or write "1" to the PIN. | | | | | | | >//0 | > 1/0 | In the slave receiver mode, a serial bus interface circuit terminates receiving of 1-word data. | Set the number of bits in 1-word to the BC and read received data from the SBIDBR. | | | | Note: In the slave mode, if the slave address set in I2CAR is "00H", a START Byte "01H" in I2C bus standard is recived, the device detects slave address match and the TRX is set to "1". # 16.6.4 Stop condition generation When the BB is "1" a sequence of generating a stop condition is started by setting "1" to the MST, TRX and PIN and clear "0" to the BB. Do not modify the contents of the MST, TRX, BB, PIN until a stop condition is generated on a bus. When a SCL line on a bus is pulled-down by other devices, a serial bus interface circuit generates a stop condition after they release a SCL line. The time from the releasing SCL line until the generating the STOP condition takes $t_{\rm LOW}$ . Figure 16-13 Stop Condition Generation # 16.6.5 Restart Restart is used to change the direction of data transfer between a master device and a slave device during transferring data. The following explains how to restart a serial bus interface circuit. Clear "0" to the MST, TRX and BB and set "1" to the PIN. The SDA pin retains the high-level and the SCL pin is released. Since a stop condition is not generated on a bus, a bus is assumed to be in a busy state from other devices. Test the BB until it becomes "0" to check that the SCL pin of a serial bus interface circuit is released. Test the LRB until it becomes "1" to check that the SCL line on a bus is not pulled-down to the low level by other devices. After confirming that a bus stays in a free state, generate a start condition with procedure " 16.6.2 Start condition and slave address generation ". In order to meet setup time when restarting, take at least 4.7 µs of waiting time by software from the time of restarting to confirm that a bus is free until the time to generate a start condition. Note: When the master is in the receiver mode, it is necessary to stop the data transmission from the slave devcie before the STOP condtion is generated. To stop the transmission, the master device make the slave device receiving a negative acknowledge. Therefore, the LRB is "1" before generating the Restart and it can not be confirmed that SCL line is not pulled down by other devices. Please confirm the SCL line state by reading the port. Figure 16-14 Timing Diagram when Restarting TOSHIBA TMP86FS49BFG # 17. 10-bit AD Converter (ADC) The TMP86FS49BFG have a 10-bit successive approximation type AD converter. # 17.1 Configuration The circuit configuration of the 10-bit AD converter is shown in Figure 17-1. It consists of control register ADCCR1 and ADCCR2, converted value register ADCDR1 and ADCDR2, a DA converter, a sample-hold circuit, a comparator, and a successive comparison circuit. Note: Before using AD converter set appropriate value to I/O port register conbining a analog input port. For details, see the section on "I/O ports". Figure 17-1 10-bit AD Converter # 17.2 Register configuration The AD converter consists of the following four registers: 1. AD converter control register 1 (ADCCR1) This register selects the analog channels and operation mode (Software start or repeat) in which to perform AD conversion and controls the AD converter as it starts operating. 2. AD converter control register 2 (ADCCR2) This register selects the AD conversion time and controls the connection of the DA converter (Ladder resistor network). 3. AD converted value register 1 (ADCDR1) This register used to store the digital value fter being converted by the AD converter. 4. AD converted value register 2 (ADCDR2) This register monitors the operating status of the AD converter. ## AD Converter Control Register 1 | ADCCR1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 0 | _ < ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ ~ | |---------|------|----|----|-------|---|------|-----|-----------------------------------------| | (001CH) | ADRS | AM | 1D | AINDS | | SAIN | > | (Initial value: 0001 0000) | | ADRS | AD conversion start | 0:<br>1: AD conversion start | | |-------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | AMD | AD operating mode | 00: AD operation disable 01: Software start mode 10: Reserved 11: Repeat mode | | | AINDS | Analog input control | 0. Analog input enable 1: Analog input disable | | | SAIN | Analog input channel select | 0000: AIN0 0001: AIN1 0010: AIN2 0011: AIN3 0100: AIN4 0101: AIN5 0110: AIN6 0111: AIN7 1000: AIN8 1001: AIN9 1010: AIN10 1011: AIN11 1100: AIN12 1101: AIN13 1110: AIN14 1111: AIN15 | R/W | Note 1: Select analog input channel during AD converter stops (ADCDR2<ADBF> = "0"). Note 2: When the analog input channel is all use disabling, the ADCCR1<AINDS> should be set to "1". Note 3: During conversion, Do not perform port output instruction to maintain a precision for all of the pins because analog input port use as general input port. And for port near to analog input, Do not input intense signaling of change. Note 4: The ADCCR1<ADRS> is automatically cleared to "0" after starting conversion. Note 5: Do not set ADCCR1<ADRS> newly again during AD conversion. Before setting ADCCR1<ADRS> newly again, check ADCDR2<EOCF> to see that the conversion is completed or wait until the interrupt signal (INTADC) is generated (e.g., interrupt handling routine). Note 6: After STOP or SLOW/SLEEP mode are started, AD converter control register1 (ADCCR1) is all initialized and no data can be written in this register. Therfore, to use AD converter again, set the ADCCR1 newly after returning to NORMAL1 or NORMAL2 mode. ## AD Converter Control Register 2 ADCCR2 7 6 5 4 3 2 1 0 (001DH) REFON "1" ACK "0" (Initial value: \*\*0\* 000\*) | IREFON | DA converter (Ladder resistor) connection control | 0:<br>1: | Connected only during AD conversion Always connected | | |--------|------------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------|-----| | ACK | AD conversion time select (Refer to the following table about the conversion time) | 000:<br>001:<br>010:<br>011:<br>100:<br>101:<br>110:<br>111: | 39/fc Reserved 78/fc 156/fc 312/fc 624/fc 1248/fc Reserved | R/W | Note 1: Always set bit0 in ADCCR2 to "0" and set bit4 in ADCCR2 to "1" Note 2: When a read instruction for ADCCR2, bit6 to 7 in ADCCR2 read in as undefined data. Note 3: After STOP or SLOW/SLEEP mode are started, AD converter control register2 (ADCCR2) is all initialized and no data can be written in this register. Therfore, to use AD converter again, set the ADCCR2 newly after returning to NORMAL1 or NORMAL2 mode. Table 17-1 ACK setting and Conversion time | | | | / | _ \ \ \ | | | | | |-------------------|------------------|--------------------|--------------------|-------------------------|--------------------|--------------------|---------------------|----------| | Condition ACK | Conversion time | 16 MHz | 8 MHz | 4 MHz | 2 MHz | 10 MHz | 5 MHz | 2.5 MHz | | 000 | 39/fc | - | | -<br>// | 19.5 μs | - | = | 15.6 μs | | 001 | | | (()) | Rese | rved | // | | | | 010 | 78/fc | - ( | | 19.5 μs | 39.0 μs | ✓ <u>-</u> | 15.6 μs | 31.2 μs | | 011 | 156/fc | - (( | 19.5 μs | 39.0 μs | 78.0 µs | 15.6 μs | 31.2 μs | 62.4 μs | | 100 | 312/fc | 19.5 µs | <b>3</b> 9.0 μs | 78.0 μs | 156.0 μs | 31.2 μs | 62.4 μs | 124.8 μs | | 101 | 624/fc | 39.0 μs | 78.0 μs | 156.0 μs | <del>-</del> | 62.4 μs | 124.8 μs | - | | 110 | 1248/fc | 78.0 μs | 156.0 μs | $(\bigcirc -/ \bigcirc$ | - | 124.8 μs | - | - | | 111 | | | | Rese | rved | | | | | 100<br>101<br>110 | 312/fc<br>624/fc | 19.5 μs<br>39.0 μs | 39.0 μs<br>78.0 μs | 78.0 µs | 156.0 μs<br>-<br>- | 31.2 μs<br>62.4 μs | 62.4 μs<br>124.8 μs | 124.8 µ | Note 1: Setting for "-" in the above table are inhibited. fc: High Frequency oscillation clock [Hz] Note 2: Set conversion time setting should be kept more than the following time by Analog reference voltage (VAREF) . - VAREF = 4.5 to 5.5 V 15.6 µs and more VAREF = 2.7 to 5.5 V 31.2 µs and more ## AD Converted value Register 1 ADCDR1 7 6 6 4 3 2 1 0 (001FH) AD09 AD08 AD07 AD06 AD05 AD04 AD03 AD02 (Initial value: 0000 0000) ## AD Converted value Register 2 ADCDR2 7 6 5 4 3 2 1 0 (001EH) AD01 AD00 EOCF ADBF (Initial value: 0000 \*\*\*\*) | EOCF | AD conversion end flag | Before or during conversion Conversion completed | Read | |------|-------------------------|-------------------------------------------------------|------| | ADBF | AD conversion BUSY flag | During stop of AD conversion During AD conversion | only | Note 1: The ADCDR2<EOCF> is cleared to "0" when reading the ADCDR1. Therfore, the AD conversion result should be read to ADCDR2 more first than ADCDR1. Note 2: The ADCDR2<ADBF> is set to "1" when AD conversion starts, and cleared to "0" when AD conversion finished. It also is cleared upon entering STOP mode or SLOW mode . Note 3: If a read instruction is executed for ADCDR2, read data of bit3 to bit0 are unstable: # 17.3 Function ## 17.3.1 Software Start Mode After setting ADCCR1<AMD> to "01" (software start mode), set ADCCR1<ADRS> to "1". AD conversion of the voltage at the analog input pin specified by ADCCR1<SAIN> is thereby started. After completion of the AD conversion, the conversion result is stored in AD converted value registers (ADCDR1, ADCDR2) and at the same time ADCDR2<EOCF> is set to 1, the AD conversion finished interrupt (INTADC) is generated. ADRS is automatically cleared after AD conversion has started. Do not set ADCCR1<ADRS> newly again (Restart) during AD conversion. Before setting ADRS newly again, check ADCDR2<EOCF> to see that the conversion is completed or wait until the interrupt signal (INTADC) is generated (e.g., interrupt handling routine). Figure 17-2 Software Start Mode # 17.3.2 Repeat Mode AD conversion of the voltage at the analog input pin specified by ADCCR1<SAIN> is performed repeatedly. In this mode, AD conversion is started by setting ADCCR1<ADRS> to "1" after setting ADCCR1<AMD> to "11" (Repeat mode). After completion of the AD conversion, the conversion result is stored in AD converted value registers (ADCDR1, ADCDR2) and at the same time ADCDR2<EOCF> is set to 1, the AD conversion finished interrupt (INTADC) is generated. In repeat mode, each time one AD conversion is completed, the next AD conversion is started. To stop AD conversion, set ADCCR1<AMD> to "00" (Disable mode) by writing 0s. The AD convert operation is stopped immediately. The converted value at this time is not stored in the AD converted value register. - 1. Set up the AD converter control register 1 (ADCCR1) as follows: - Choose the channel to AD convert using AD input channel select (SAIN). - Specify analog input enable for analog input control (AINDS). - Specify AMD for the AD converter control operation mode (software or repeat mode). - 2. Set up the AD converter control register 2 (ADCCR2) as follows: - Set the AD conversion time using AD conversion time (ACK). For details on how to set the conversion time, refer to Figure 17-1 and AD converter control register 2. - Choose IREFON for DA converter control. - 3. After setting up (1) and (2) above, set AD conversion start (ADRS) of AD converter control register 1 (ADCCR1) to "1". If software start mode has been selected, AD conversion starts immediately. - 4. After an elapse of the specified AD conversion time, the AD converted value is stored in AD converted value register 1 (ADCDR1) and the AD conversion finished flag (EOCF) of AD converted value register 2 (ADCDR2) is set to "1", upon which time AD conversion interrupt INTADC is generated. - EOCF is cleared to "0" by a read of the conversion result. However, if reconverted before a register read, although EOCF is cleared the previous conversion result is retained until the next conversion is completed. Example :After selecting the conversion time 19.5 µs at 16 MHz and the analog input channel AIN3 pin, perform AD conversion once. After checking EOCF, read the converted value, store the lower 2 bits in address 0009EH nd store the upper 8 bits in address 0009FH in RAM. The operation mode is software start mode. | | : (port setting) | : | ;Set port register approrriately before setting AD converter registers. | |--------|------------------|---------------------|-------------------------------------------------------------------------| | | : | : | (Refer to section I/O port in details) | | | LD | (ADCCR1), 00100011B | ; Select AIN3 | | | LD | (ADCCR2), 11011000B | ;Select conversion time(312/fc) and operation mode | | | SET | (ADCCR1) . 7 | ADRS = 1(AD conversion start) | | SLOOP: | TEST | (ADCDR2) . 5 | ;EOCF=1? | | | JRS | T, SLOOP | | | | | | | | | LD | A , (ADCDR2) | ; Read result data | | | LD | (9EH) , A | | | | LD | A, (ADCDR1) | ; Read result data | | | LD | (9FH), A | (S) * | # 17.4 STOP/SLOW Modes during AD Conversion When standby mode (STOP or SLOW mode) is entered forcibly during AD conversion, the AD convert operation is suspended and the AD converter is initialized (ADCCR1 and ADCCR2 are initialized to initial value). Also, the conversion result is indeterminate. (Conversion results up to the previous operation are cleared, so be sure to read the conversion results before entering standby mode (STOP or SLOW mode).) When restored from standby mode (STOP or SLOW mode), AD conversion is not automatically restarted, so it is necessary to restart AD conversion. Note that since the analog reference voltage is automatically disconnected, there is no possibility of current flowing into the analog reference voltage. # 17.5 Analog Input Voltage and AD Conversion Result The analog input voltage is corresponded to the 10-bit digital value converted by the AD as shown in Figure 17-4. Figure 17-4 Analog Input Voltage and AD Conversion Result (Typ.) ## 17.6 Precautions about AD Converter # 17.6.1 Restrictions for AD Conversion interrupt (INTADC) usage When an AD interrupt is used, it may not be processed depending on program composition. For example, if an INTADC interrupt request is generated while an interrupt with priority lower than the interrupt latch IL15 (INTADC) is being accepted, the INTADC interrupt latch may be cleared without the INTADC interrupt being processed. The completion of AD conversion can be detected by the following methods (1) Method not using the AD conversion end interrupt Whether or not AD conversion is completed can be detected by monitoring the AD conversion end flag (EOCF) by software. This can be done by polling EOCF or monitoring EOCF at regular intervals after start of AD conversion. (2) Method for detecting AD conversion end while a lower priority interrupt is being processed While an interrupt with priority lower than INTADC is being processed, check the AD conversion end flag (EOCF) and interrupt latch IL15. If IL15 = 0 and EOCF = 1, call the AD conversion end interrupt processing routine with consideration given to PUSH/POP operations. At this time, if an interrupt request with priority higher than INTADC has been set, the AD conversion end interrupt processing routine will be executed first against the specified priority. If necessary, we recommend that the AD conversion end interrupt processing routine be called after checking whether or not an interrupt request with priority higher than INTADC has been set. # 17.6.2 Analog input pin voltage range Make sure the analog input pins (AIN0 to AIN15) are used at voltages within VAREF to VSS. If any voltage outside this range is applied to one of the analog input pins, the converted value on that pin becomes uncertain. The other analog input pins also are affected by that. # 17.6.3 Analog input shared pins The analog input pins (AIN0 to AIN15) are shared with input/output ports. When using any of the analog inputs to execute AD conversion, do not execute input/output instructions for all other ports. This is necessary to prevent the accuracy of AD conversion from degrading. Not only these analog input shared pins, some other pins may also be affected by noise arising from input/output to and from adjacent pins. ## 17.6.4 Noise Countermeasure The internal equivalent circuit of the analog input pins is shown in Figure 17-5. The higher the output impedance of the analog input source, more easily they are susceptible to noise. Therefore, make sure the output impedance of the signal source in your design is $5 \text{ k}\Omega$ or less. Toshiba also recommends attaching a capacitor external to the chip. Figure 17-5 Analog Input Equivalent Circuit and Example of Input Pin Processing # 18. Key-on Wakeup (KWU) In the TMP86FS49BFG, the STOP mode is released by not only P20(\overline{INT5/STOP}) pin but also four (STOP0 to STOP3) pins. When the STOP mode is released by STOP0 to STOP3 pins, the STOP pin needs to be used. In details, refer to the following section "18.2 Control". # 18.1 Configuration Figure 18-1 Key-on Wakeup Circuit # 18.2 Control STOP0 to STOP3 pins can controlled by Key-on Wakeup Control Register (STOPCR). It can be configured as enable/disable in 1-bit unit. When those pins are used for STOP mode release, configure corresponding I/O pins to input mode by I/O port register beforehand. # Key-on Wakeup Control Register | STOPCR | 7 | 6/ | 5 | <b>△</b> 4 | 3 | 2 | 1 | 0 | | | |---------|-------|----------|-------------|------------|---|---|-------------------|---|----------------------------|------------| | (0F9FH) | STOP3 | STOP2 | STOP1 | STOP0 | | | | | (Initial value: 0000 ****) | | | | | | ( | | | | | | | | | | STOP3 | STOP mod | le released | by STOP3 | | | isable<br>Inable | | | Write only | | | STOP2 | STOP mod | de released | by STOP2 | | | isable<br>Inable | | | Write only | | | STOP1 | STOP mod | de released | by STOP1 | | | Disable<br>Enable | | | Write only | | | STOP0 | STOP mod | de released | by STOP0 | | | isable<br>Inable | | | Write only | # 18.3 Function Stop mode can be entered by setting up the System Control Register (SYSCR1), and can be exited by detecting the "L" level on STOP0 to STOP3 pins, which are enabled by STOPCR, for releasing STOP mode (Note1). Also, each level of the STOP0 to STOP3 pins can be confirmed by reading corresponding I/O port data register, check all STOP0 to STOP3 pins "H" that is enabled by STOPCR before the STOP mode is started (Note2,3). - Note 1: When the STOP mode released by the edge release mode (SYSCR1<RELM> = "0"), inhibit input from STOP0 to STOP3 pins by Key-on Wakeup Control Register (STOPCR) or must be set "H" level into STOP0 to STOP3 pins that are available input during STOP mode. - Note 2: When the STOP pin input is high or STOP0 to STOP3 pins input which is enabled by STOPCR is low, executing an instruction which starts STOP mode will not place in STOP mode but instead will immediately start the release sequence (Warm up). - Note 3: The input circuit of Key-on Wakeup input and Port input is separated, so each input voltage threshold value is different. Therefore, a value comes from port input before STOP mode start may be different from a value which is detected by Key-on Wakeup input (Figure 18-2). - Note 4: STOP pin doesn't have the control register such as STOPCR, so when STOP mode is released by STOP0 to STOP3 pins, STOP pin also should be used as STOP mode release function. - Note 5: In STOP mode, Key-on Wakeup pin which is enabled as input mode (for releasing STOP mode) by Key-on Wakeup Control Register (STOPCR) may generate the penetration current, so the said pin must be disabled AD conversion input (analog voltage input). - Note 6: When the STOP mode is released by STOP0 to STOP3 pins, the level of STOP pin should hold "Level (Figure 18-3). Figure 18-2 Key-on Wakeup Input and Port Input Figure 18-3 Priority of STOP pin and STOP0 to STOP3 pins Table 18-1 Release level (edge) of STOP mode | ) | | Release le | Release level (edge) | | | | |----------|-------|--------------------------------------|--------------------------|--|--|--| | Pin nâme | | SYSCR1 <relm>="1"<br/>(Note2)</relm> | SYSCR1 <relm>="0"</relm> | | | | | | STOP | "H" level | Rising edge | | | | | | STOP0 | "L" level | Don't use (Note1) | | | | | | STOP1 | "L" level | Don't use (Note1) | | | | | | STOP2 | "L" level | Don't use (Note1) | | | | | | STOP3 | "L" level | Don't use (Note1) | | | | # 19. Flash Memory TMP86FS49BFG has 61440byte flash memory (address: 1000H to FFFFH). The write and erase operations to the flash memory are controlled in the following three types of mode. #### - MCU mode The flash memory is accessed by the CPU control in the MCU mode. This mode is used for software bug correction and firmware change after shipment of the device since the write operation to the flash memory is available by retaining the application behavior. #### - Serial PROM mode The flash memory is accessed by the CPU control in the serial PROM mode. Use of the serial interface (UART) enables the flash memory to be controlled by the small number of pins. TMP86F\$49BFG in the serial PROM mode supports on-board programming which enables users to program flash memory after the microcontroller is mounted on a user board. ## - Parallel PROM mode The parallel PROM mode allows the flash memory to be accessed as a stand-alone flash memory by the program writer provided by the third party. High-speed access to the flash memory is available by controlling address and data signals directly. For the support of the program writer, please ask Toshiba sales representative. In the MCU and serial PROM modes, the flash memory control register (FLSCR) is used for flash memory control. This chapter describes how to access the flash memory using the flash memory control register (FLSCR) in the MCU and serial PROM modes. Note 1: The 'Read Protect' described by data sheet of old edition was changed into 'Security Program'. # 19.1 Flash Memory Control The flash memory is controlled via the flash memory control register (FLSCR). ## Flash Memory Control Register | FLSCR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|------------------------------------------------------|-----|----------------------------|---|--------|---------------------------------------------------------|-------------|-----------------------------|-----| | (0FFFH) | | FLS | MD | | BANKSI | EL | | (Initial value : 1100 1***) | | | | | | | | | | | 7( ) | | | | FLSMD Flash memory command sequence e cution control | | | | exe- 0 | 100: Disable con<br>011: Enable con<br>others: Reserved | nmand seque | / _ > | R/W | | | BANKSEL | | nory bank se<br>OM mode or | | | : Select BANK0<br>: Select BANK1 | | | R/W | Note 1: The command sequence of the flash memory can be executed only when FLSMD="0011B". In other cases, any attempts to execute the command sequence are ineffective. Note 2: FLSMD must be set to either "1100B" or "0011B". Note 3: BANKSEL is effective only in the serial PROM mode. In the MCU mode, the flash memory is always accessed with actual addresses (1000-FFFFH) regardless of BANKSEL. Note 4: Bits 2 through 0 in FLSCR are always read as don't care # 19.1.1 Flash Memory Command Sequence Execution Control (FLSCR<FLSMD>) The flash memory can be protected from inadvertent write due to program error or microcontroller misoperation. This write protection feature is realized by disabling flash memory command sequence execution via the flash memory control register (write protect). To enable command sequence execution, set FLSCR<FLSMD> to "0011B". To disable command sequence execution, set FLSCR<FLSMD> to "1100B". After reset, FLSCR<FLSMD> is initialized to "1100B" to disable command sequence execution. Normally, FLSCR<FLSMD> should be set to "1100B" except when the flash memory needs to be written or erased. # 19.1.2 Flash Memory Bank Select Control (FLSCR<BANKSEL>) In the serial PROM mode, a 2-kbyte BOOTROM is mapped to addresses 7800H-7FFFH and the flash memory is mapped to 2 banks at 8000H-FFFFH. Flash memory addresses 1000H-7FFFH are mapped to 9000H-FFFFH as BANK0, and flash memory addresses 8000H-FFFFH are mapped to 8000H-FFFFH as BANK1. FLSCR<BANKSEL> is used to switch between these banks. For example, to access the flash memory address 7000H, set FLSCR<BANKSEL> to "0" and then access F000H. To access the flash memory address 9000H, set FLSCR<BANKSEL> to "1" and then access 9000H. In the MCD mode, the flash memory is accessed with actual addresses at 1000H-FFFFH. In this case, FLSCR<BANKSEL> is ineffective (i.e., its value has no effect on other operations). Table 19-1 Flash Memory Access | | 7 | | | | | | |----------------|------------------|--------------------|-------------|-------------------|--|--| | Operating Mode | | FLSCR<br>«BANKSEL» | Access Area | Specified Address | | | | | MCU mode | Don't care | 1000H-FFFFH | | | | | | | 0<br>(BANK0) | 1000H-7FFFH | 9000H-FFFFH | | | | L | Serial PROM mode | 1<br>(BANK1) | 8000Н | -FFFFH | | | # 19.2 Command Sequence The command sequence in the MCU and the serial PROM modes consists of six commands (JEDEC compatible), as shown in Table 19-2. Addresses specified in the command sequence are recognized with the lower 12 bits (excluding BA, SA, and FF7FH used for security program). The upper 4 bits are used to specify the flash memory area, as shown in Table 19-3. Table 19-2 Command Sequence | | | | | | | | | | | | ) N | | | |---|---------------------------------|---------|----------------|---------|----------------|---------|------------------|----------------|------------------|------------|----------------|----------------|-----------------| | | Command | | s Write<br>cle | | s Write<br>cle | | ıs Write<br>vcle | | s Write | | s Write<br>cle | | s Write<br>rcle | | | Sequence | Address | Data | Address | Data | Address | Data | Address | Data | Address | Data | Address | Data | | 1 | Byte program | 555H | AAH | AAAH | 55H | 555H | A0H | BA<br>(Note 1) | Data<br>(Note 1) | > - | - | | - | | 2 | Sector Erase<br>(4-kbyte Erase) | 555H | AAH | AAAH | 55H | 555H | 80H | 555H | AAH | AAAH | 55H | SA<br>(Note 2) | 30H | | 3 | Chip Erase<br>(All Erase) | 555H | AAH | AAAH | 55H | 555H | 80H | 555H | AAH | AAAH | 55H | 555H | 10H | | 4 | Product ID Entry | 555H | AAH | AAAH | 55H | 555H | 90H | | - < | 7-10 | <u> </u> | - | - | | _ | Product ID Exit | XXH | F0H | - | - | - | (-/ | - | - / | ~ <u> </u> | | - | - | | 5 | Product ID Exit | 555H | AAH | AAAH | 55H | 555H ( | E0H | - | - (( | | - | - | ı | | 6 | Security Program | 555H | AAH | AAAH | 55H | 555H | A5H | FF7FH | 00H | | - | - | - | Note 1: Set the address and data to be written. Note 2: The area to be erased is specified with the upper 4 bits of the address. Table 19-3 Address Specification in the Command Sequence | Operating Mode | FLSCR<br><banksel></banksel> | Specified Address | |-------------------|------------------------------|-------------------| | MCU mode | Don't care | 1***H-F***H | | Social DECM mode | 0<br>(BANK9) | 9***H-F***H | | \$erial PROM mode | (BANK1) | )<br>8***H-F***H | ## 19.2.1 Byte Program This command writes the flash memory for each byte unit. The addresses and data to be written are specified in the 4th bus write cycle. Each byte can be programmed in a maximum of 40 µs. The next command sequence cannot be executed until the write operation is completed. To check the completion of the write operation, perform read operations repeatedly until the same data is read twice from the same address in the flash memory. During the write operation, any consecutive attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1). Note: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data. ## 19.2.2 Sector Erase (4-kbyte Erase) This command erases the flash memory in units of 4 kbytes. The flash memory area to be erased is specified by the upper 4 bits of the 6th bus write cycle address. For example, in the MCU mode, to erase 4 kbytes from 7000H to 7FFFH, specify one of the addresses in 7000H-7FFFH as the 6th bus write cycle. In the serial PROM mode, to erase 4 kbytes from 7000H to 7FFFH, set FLSCR<BANKSEL> to "0" and then specify one of the addresses in F000H-FFFFH as the 6th bus write cycle. The sector erase command is effective only in the MCU and serial PROM modes, and it cannot be used in the parallel PROM mode. A maximum of 30 ms is required to erase 4 kbytes. The next command sequence cannot be executed until the erase operation is completed. To check the completion of the erase operation, perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. During the erase operation, any consecutive attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1). # 19.2.3 Chip Erase (All Erase) This command erases the entire flash memory in approximately 30 ms. The next command sequence cannot be executed until the erase operation is completed. To check the completion of the erase operation, perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. During the erase operation, any consecutive attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1). After the chip is erased, all bytes contain FFH. # 19.2.4 Product ID Entry This command activates the Product ID mode. In the Product ID mode, the vendor ID, the flash ID, and the security program status can be read from the flash memory. Address Meaning Read Value F000H Vendor ID 98H F001H Flash macro ID 44H 60 kbytes 0EH: 48 kbytes 07H: 32 kbytes F002H Flash size 24 kbytes 05H: 16 kbytes 03H: 01H: 8 kbytes 00H: <a>♠kbytes</a> FEH: Security program disabled Security program status Other than FFH: Security program enabled Table 19-4 Values To Be Read in the Product ID Mode Note: The value at address F002H (flash size) depends on the size of flash memory incorporated in each product. For example, if the product has 60-kbyte flash memory, "0EH" is read from address F002H. ## 19.2.5 Product ID Exit This command is used to exit the Product ID mode. # 19.2.6 Security Program This command enables the read protection or write protection setting in the flash memory. When the security program is enabled, the flash memory cannot be read in the parallel PROM mode. In the serial PROM mode, the flash write and RAM loader commands cannot be executed. To enable the security program setting in the serial PROM mode, set FLSCR<BANKSEL> to "1" before executing the security program command sequence. To disable the security program setting, it is necessary to execute the chip erase command sequence. Whether or not the security program is enabled can be checked by reading FF7FH in the Product ID mode. For details, see Table 19-4. It takes a maximum of $40 \mu s$ to set security program in the flash memory. The next command sequence cannot be executed until this operation is completed. To check the completion of the security program operation, perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. During the security program operation, any attempts to read from the same address is reversed bit 6 of the data (toggling between 0 and 1). # 19.3 Toggle Bit (D6) After the byte program, chip erase, and security program command sequence is executed, any consecutive attempts to read from the same address is reversed bit 6 (D6) of the data (toggling between 0 and 1) until the operation is completed. Therefore, this toggle bit provides a software mechanism to check the completion of each operation. Usually perform read operations repeatedly for data polling until the same data is read twice from the same address in the flash memory. After the byte program, chip erase, or security program command sequence is executed, the initial read of the toggle bit always produces a "1". # 19.4 Access to the Flash Memory Area When the write, erase and security program are set in the flash memory, read and fetch operations cannot be performed in the entire flash memory area. Therefore, to perform these operations in the entire flash memory area, access to the flash memory area by the control program in the BOOTROM or RAM area. (The flash memory program cannot write to the flash memory.) The serial PROM or MCU mode is used to run the control program in the BOOTROM or RAM area. - Note 1: The flash memory can be written or read for each byte unit. Erase operations can be performed either in the entire area or in units of 4 kbytes, whereas read operations can be performed by an one transfer instruction. However, the command sequence method is adopted for write and erase operations, requiring several byte transfer instructions for each operation. - Note 2: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data. # 19.4.1 Flash Memory Control in the Serial PROM Mode The serial PROM mode is used to access to the flash memory by the control program provided in the BOOTROM area. Since almost of all operations relating to access to the flash memory can be controlled simply by the communication data of the serial interface (UART), these functions are transparent to the user. For the details of the serial PROM mode, see "Serial PROM Mode." To access to the flash memory by using peripheral functions in the serial PROM mode, run the RAM loader command to execute the control program in the RAM area. The procedures to execute the control program in the RAM area is shown in "19.4.1.1 How to write to the flash memory by executing the control program in the RAM area (in the RAM loader mode within the serial PROM mode) ". # 19.4.1.1 How to write to the flash memory by executing the control program in the RAM area (in the RAM loader mode within the serial PROM mode) (Steps 1 and 2 are controlled by the BOOTROM, and steps 3 through 10 are controlled by the control program executed in the RAM area.) - 1. Transfer the write control program to the RAM area in the RAM loader mode. - 2. Jump to the RAM area. - 3. Disable (DI) the interrupt master enable flag (IMF←"0"). - 4. Set FLSCR<FLSMD to "0011B" (to enable command sequence execution). - 5. Execute the erase command sequence. - 6) Read the same flash memory address twice. (Repeat step 6 until the same data is read by two consecutive reads operations.) - 7. Specify the bank to be written in FLSCR<BANKSEL>. - 8) Execute the write command sequence. - 9. Read the same flash memory address twice. (Repeat step 9 until the same data is read by two consecutive reads operations.) - 10. Set FLSCR<FLSMD> to "1100B" (to disable command sequence execution). - Note 1: Before writing to the flash memory in the RAM area, disable interrupts by setting the interrupt master enable flag (IMF) to "0". Usually disable interrupts by executing the DI instruction at the head of the write control program in the RAM area. - Note 2: Since the watchdog timer is disabled by the BOOTROM in the RAM loader mode, it is not required to disable the watchdog timer by the RAM loader program. Example :After chip erasure, the program in the RAM area writes data 3FH to address F000H. | | DI | | : Disable interrupts (IMF←"0") | |----------------------------------------|---------------------|-------------------|-------------------------------------------| | | LD | (FLSCR),00111000B | : Enable command sequence execution. | | | LD | IX,0F555H | | | | LD | IY,0FAAAH | | | | LD | HL,0F000H | | | ; #### Flash Memo | ory Chip erase F | rocess #### | $\langle \langle \langle \rangle \rangle$ | | | LD | (IX),0AAH | : 1st bus write cycle | | | LD | (IY),55H | : 2nd bus write cycle | | | LD | (IX),80H | : 3rd bus write cycle | | | LD | (IX),0AAH | : 4th bus write cycle | | | LD | (IY),55H | : 5th bus write cycle | | | LD | (IX),10H | : 6th bus write cycle | | sLOOP1: | LD | W,(HL) | | | | CMP | W,(HL) | | | | JR | NZ,sLOOP1 | Loop until the same value is read. | | | SET | (FLSCR).3 | : Set BANK1. | | ; #### Flash Memo | ory Write Proces | s #### | | | | LD | (IX),0AAH | : 1st bus write cycle | | | LD | (IY),55H | : 2nd bus write cycle | | | LD ( | (IX),0A0H | :3rd bus write cycle | | / | LD | (HL),3FH | 4th bus write cycle, (F000H)=3FH | | sLOOP2: | TD | W,(HL) | | | | CMP | W,(HL) | · | | $\langle \rangle \rangle$ | JR | NZ,sLOOP2 | : Loop until the same value is read. | | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | ΓD | (FLSCR),11001000B | : Disable command sequence execution. | | sLOOP3: | JP | sLOOP3 | | | | $\langle \rangle$ ( | | | | | | | | | | <b>~</b> | $\searrow$ | | | | | | | # 19.4.2 Flash Memory Control in the MCU mode In the MCU mode, write operations are performed by executing the control program in the RAM area. Before execution of the control program, copy the control program into the RAM area or obtain it from the external using the communication pin. The procedures to execute the control program in the RAM area in the MCU mode are described below. # 19.4.2.1 How to write to the flash memory by executing a user write control program in the RAM area (in the MCU mode) (Steps 1 and 2 are controlled by the program in the flash memory, and steps 3 through 11 are controlled by the control program in the RAM area.) - 1. Transfer the write control program to the RAM area. - 2. Jump to the RAM area. - 3. Disable (DI) the interrupt master enable flag (IMF ("0") - 4. Disable the watchdog timer, if it is used. - 5. Set FLSCR<FLSMD> to "0011B" (to enable command sequence execution). - 6. Execute the erase command sequence. - 7. Read the same flash memory address twice. (Repeat step 7 until the same data is read by two consecutive read operations.) - 8. Execute the write command sequence. (It is not required to specify the bank to be written.) - 9. Read the same flash memory address twice. (Repeat step 9 until the same data is read by two consecutive read operations.) - 10. Set FLSCR<FLSMD> to "1100B" (to disable command sequence execution). - 11. Jump to the flash memory area. - Note 1: Before writing to the flash memory in the RAM area, disable interrupts by setting the interrupt master enable flag (IMF) to "0". Usually disable interrupts by executing the DI instruction at the head of the write-control program in the RAM area. - Note 2. When writing to the flash memory, do not intentionally use non-maskable interrupts (the watchdog timer must be disabled if it is used). If a non-maskable interrupt occurs while the flash memory is being written, unexpected data is read from the flash memory (interrupt vector), resulting in malfunction of the microcontroller. Example :After sector erasure (E000H-EFFFH), the program in the RAM area writes data 3FH to address E000H | | DI | | : Disable interrupts (IMF←"0") | |-------------------|----------------------------------------|-------------------|---------------------------------------| | | LD | (WDTCR2),4EH | : Clear the WDT binary counter | | | LDW | (WDTCR1),0B101H | : Disable the WDT. | | | LD | (FLSCR),00111000B | : Enable command sequence execution. | | | LD | IX,0F555H | ~ (7/s) | | | LD | IY,0FAAAH | | | | LD | HL,0E000H | | | ; #### Flash Memo | ory Sector Erase | Process #### | | | | LD | (IX),0AAH | : 1st bus write cycle | | | LD | (IY),55H | : 2nd bus write cycle | | | LD | (IX),80H | : 3rd bus write cycle | | | LD | (IX),0AAH | 4th bus write cycle | | | LD | (IY),55H | :5th bus write cycle | | | LD | (HL),30H | .6th bus write cycle | | sLOOP1: | LD | W,(HL) | | | | CMP | W,(HL) | | | | JR | NZ,sLOOP1 | : Loop until the same value is read. | | ; #### Flash Mem | ory Write Proces | s #### | | | | LD | (IX),0AAH | : 1st bus write cycle | | | LD | (IY))55H | : 2nd bus write cycle | | | (LD) | (IX),0A0H | : 3rd bus write cycle | | | PD | (HL),3FH | : 4th bus write cycle, (1000H)=3FH | | sLOOP2: | LD | W,(HL) | / | | | СМР | W,(HL) | | | | JR | NZ,sLOOP2 | : Loop until the same value is read. | | | LD | (FLSCR),11001000B | : Disable command sequence execution. | | | JP ( | XXXXH | : Jump to the flash memory area. | | | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | | Example :This write control program reads data from address F000H and stores it to 98H in the RAM area. LD A,(0F000H) : Read data from address F000H. LD (98H),A : Store data to address 98H. # 20. Serial PROM Mode ## 20.1 Outline The TMP86FS49BFG has a 2048 byte BOOTROM (Mask ROM) for programming to flash memory. The BOOTROM is available in the serial PROM mode, and controlled by TEST, BOOT and RESET pins. Communication is performed via UART. The serial PROM mode has seven types of operating mode: Flash memory writing, RAM loader, Flash memory SUM output, Product ID code output, Flash memory status output, Flash memory erasing and Flash memory security program setting. Memory address mapping in the serial PROM mode differs from that in the MCU mode. Figure 20-1 shows memory address mapping in the serial PROM mode. Table 20-1 Operating Range in the Serial PROM Mode | Parameter | Min | Max | Unit | |-----------------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Power supply | 4.5 | 5.5 | The state of s | | High frequency (Note) | 2 | 16 | MHz | Note: Though included in above operating range, some of high frequencies are not supported in the serial PROM mode. For details, refer to "Table 20-5". # 20.2 Memory Mapping The Figure 20-1 shows memory mapping in the Serial PROM mode and MCU mode. In the serial PROM mode, the BOOTROM (Mask ROM) is mapped in addresses from 7800H to 7FFFH. The flash memory is divided into two banks for mapping. Therefore, when the RAM loader mode (60H) is used, it is required to specify the flash memory address according to Figure 20-1 (For detail of banks and control register, refer to the chapter of "Flash Memory Control Register".) To use the Flash memory writing command (30H), specify the flash memory addresses from 1000H to FFFFH, that is the same addresses in the MCU mode, because the BOOTROM changes the flash memory address. Figure 20-1 Memory Address Maps # 20.3 Serial PROM Mode Setting ## 20.3.1 Serial PROM Mode Control Pins To execute on-board programming, activate the serial PROM mode. Table 20-2 shows pin setting to activate the serial PROM mode. Table 20-2 Serial PROM Mode Setting | Pin | Setting | |---------------|---------| | TEST pin | High | | BOOT/RXD1 pin | High | | RESET pin | | Note: The BOOT pin is shared with the UART communication pin (RXD1 pin) in the serial PROM mode. This pin is used as UART communication pin after activating serial PROM mode ## 20.3.2 Pin Function In the serial PROM mode, TXD1 (P02) and RXD1 (P01) are used as a serial interface pin. Table 20-3 Pin Function in the Serial PROM Mode | Pin Name<br>(Serial PROM Mode) | Input/<br>Output | Function | Pin Name<br>(MCU Mode) | | | | | |--------------------------------|------------------|----------------------------------------------------------------------|------------------------|----------|--|--|--| | TXD1 | Output | Serial data output | | P02 | | | | | BOOT/RXD1 | Input/Input | Serial PROM mode control/Serial data input | (Note 1) | P01 | | | | | RESET | Input | Serial PROM mode control | | RESET | | | | | TEST | Input | Fixed to high | | TEST | | | | | VDD, AVDD | Power supply | 4.5 to 5.5 V | | | | | | | vss | Power supply | 0 V | | | | | | | VAREF | Power supply | Leave open or apply input reference voltage. | | | | | | | I/O ports except<br>P02, P01 | )<br>I/O | These ports are in the high-impedance state in the serial PROM mode. | | | | | | | XIN | Input | College with an application (Note 2) | | | | | | | XOUT | Output | Self-oscillate with an oscillator. | | (Note 2) | | | | Note 1: During on-board programming with other parts mounted on a user board, be careful no to affect these communication control pins. Note 2: Operating range of high frequency in serial PROM mode is 2 MHz to 16 MHz. # TMP86FS49BFG VDD(4.5 V to 5.5 V) VDD TEST MCU mode XIN XOUT TXD1 (P02) RESET GND RESET Figure 20-2 Serial PROM Mode Pin Setting Note 1: For connection of other pins, refer to " Table 20-3 Pin Function in the Serial PROM Mode ". # 20.3.3 Example Connection for On-Board Writing Figure 20-3 shows an example connection to perform on-board wring. Figure 20-3 Example Connection for On-Board Writing - Note 1: When other parts on the application board effect the UART communication in the serial PROM mode, isolate these pins by a jumper or switch. - Note 2: When the reset control circuit on the application board effects activation of the serial PROM mode, isolate the pin by a jumper or switch. - Note 3: For connection of other pins, refer to "Table 20-3 Pin Function in the Serial PROM Mode". #### 20.3.4 Activating the Serial PROM Mode The following is a procedure to activate the serial PROM mode. "Figure 20-4 Serial PROM Mode Timing "shows a serial PROM mode timing. - 1. Supply power to the VDD pin. - 2. Set the $\overline{RESET}$ pin to low. - 3. Set the TEST pin and BOOT/RXD1 pins to high. - 4. Wait until the power supply and clock oscillation stabilize. - 5. Set the $\overline{RESET}$ pin to high. - 6. Input the matching data (5AH) to the BOOT/RXD1 pin after setup sequence. For details of the setup timing, refer to "20.15 UART Timing". Figure 20-4 Serial PROM Mode Timing TMP86FS49BFG ## 20.4 Interface Specifications for UART The following shows the UART communication format used in the serial PROM mode. To perform on-board programming, the communication format of the write controller must also be set in the same manner. The default baud rate is 9600 bps regardless of operating frequency of the microcontroller. The baud rate can be modified by transmitting the baud rate modification data shown in Table 1-4 to TMP86FS49BFG. The Table 20-5 shows an operating frequency and baud rate. The frequencies which are not described in Table 20-5 can not be used. - Baud rate (Default): 9600 bps Data length: 8 bitsParity addition: None | Stop bit: 1 bit | | | | | | | | |----------------------------------------|------------|------------------------|-------------------|-------|-------|-------|-------------| | Table 20-4 Baud Rate Modification data | fication [ | Oata<br><sub>05H</sub> | 06H 07H 0AH 18H 2 | | | | | | Baud rate (bps) | 76800 | 62500 | 57600 | 38400 | 31250 | 19200 | 28H<br>9600 | | | | | | | | | | | | | ~ | | | | | | Table 20-5 Operating Frequency and Baud Rate in the Serial PROM Mode | | | ce Baud Rate<br>(bps) | 768 | 300 | 62 | 500 | 57 | 600 | 384 | 400 | 31 | 250 | 19 | 200 | 96 | 000 | |----------|----------------------|-------------------------|-----------------------|-------|-------|-------|-------|-------|------------|----------|-------------|-------|-------|----------------|-------|-------| | (Note 3) | | te Modification<br>Data | 04 | 1H | 0 | 5H | 06 | 6H | 07 | 7H | 0, | AΗ | 1 | 8H | 28 | ЗН | | | Ref. Frequency (MHz) | Rating<br>(MHz) | Baud<br>rate<br>(bps) | (%) | (bps) | (%) | (bps) | (%) | (bps) | (%) | (bps) | (%) | (bps) | (%) | (bps) | (%) | | 1 | 2 | 1.91 to 2.10 | - | - | - | - | - | - | - | - | - \ | ( - ) | P - | - | 9615 | +0.16 | | 2 | 4 | 3.82 to 4.19 | - | - | - | - | - | - | - | - | 31250 | 0.00 | 19231 | +0.16 | 9615 | +0.16 | | 2 | 4.19 | 3.82 to 4.19 | - | - | - | - | - | - | - | <u> </u> | 32734 | +4.75 | 20144 | +4.92 | 10072 | +4.92 | | 3 | 4.9152 | 4.70 to 5.16 | - | - | - | - | - | - | 38400 | 0.00 | | Ú- | 19200 | 0.00 | 9600 | 0.00 | | 3 | 5 | 4.70 to 5.16 | - | - | - | - | - | - | 39063 | +1.73 | 1-> | - | 19531 | +1.73 | 9766 | +1.73 | | 4 | 6 | 5.87 to 6.45 | - | - | - | - | - | - | - | | <i>J_</i> ) | - | - | - | 9375 | -2.34 | | 4 | 6.144 | 5.87 to 6.45 | - | - | - | - | - | - | -(( | 1 | - | - | | \ <del>-</del> | 9600 | 0.00 | | 5 | 7.3728 | 7.05 to 7.74 | - | - | | - | 57600 | 0.00 | - | \ - \ | - | - / | 19200 | 0.00 | 9600 | 0.00 | | 6 | 8 | 7.64 to 8.39 | - | - | 62500 | 0.00 | - | - / | 38462 | +0.16 | 31250 | 0,00 | 19231 | +0.16 | 9615 | +0.16 | | 7 | 9.8304 | 9.40 to 10.32 | 76800 | 0.00 | - | - | - | - \ | 38400 | 0.00 | <u>&lt;</u> | (-0 | 19200 | 0.00 | 9600 | 0.00 | | , | 10 | 9.40 to 10.32 | 78125 | +1.73 | - | - | - | | 39063 | +1.73 | - 4 | 1- | 19531 | +1.73 | 9766 | +1.73 | | | 12 | 11.75 to 12.90 | - | - | - | - | 57692 | +0.16 | $\searrow$ | - | 31250 | 0.00 | 18750 | -2.34 | 9375 | -2.34 | | 8 | 12.288 | 11.75 to 12.90 | - | - | - | - | 59077 | +2.56 | > - | - | 32000 | +2.40 | 19200 | 0.00 | 9600 | 0.00 | | | 12.5 | 11.75 to 12.90 | - | - | 60096 | -3.85 | 60096 | +4.33 | - | - ( | 30048 | _3.85 | 19531 | +1.73 | 9766 | +1.73 | | 9 | 14.7456 | 14.10 to 15.48 | - | - | - | - / | 57600 | 9.00 | 38400 | 0.00 | //-5) | - | 19200 | 0.00 | 9600 | 0.00 | | 10 | 16 | 15.27 to 16.77 | 76923 | +0.16 | 62500 | 0,00( | | - | 38462 | +0.16 | 31250 | 0.00 | 19231 | +0.16 | 9615 | +0.16 | Note 1: "Ref. Frequency" and "Rating" show frequencies available in the serial PROM mode. Though the frequency is supported in the serial PROM mode, the serial PROM mode may not be activated correctly due to the frequency difference in the external controller (such as personal computer) and oscillator, and load capacitance of communication pins. Note 2: It is recommended that the total frequency difference is within ±3% so that auto detection is performed correctly by the reference frequency. Note 3: The external controller must transmit the matching data (5AH) repeatedly till the auto detection of baud rate is performed. This number indicates the number of times the matching data is transmitted for each frequency. #### 20.5 Operation Command The eight commands shown in Table 20-6 are used in the serial PROM mode. After reset release, the TMP86FS49BFG waits for the matching data (5AH). Table 20-6 Operation Command in the Serial PROM Mode | Command Data | Operating Mode | Description | |--------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------| | 5AH | Setup | Matching data. Execute this command after releasing the reset. | | F0H | Flash memory erasing | Erases the flash memory area (address 1000H to FFFFH). | | 30H | Flash memory writing | Writes to the flash memory area (address 1000H to FFFFH). | | 60H | RAM loader | Writes to the specified RAM area (address 0050H to 083FH). | | 90H | Flash memory SUM output | Outputs the 2-byte checksum upper byte and lower byte in this order for the entire area of the flash memory (address 1000H to FFFFH). | | C0H | Product ID code output | Outputs the product 1D code (13 byte data). | | СЗН | Flash memory status output | Outputs the status code (7-byte data) such as the security program condition. | | FAH | Flash memory security program setting | Enables the security program. | ### 20.6 Operation Mode The serial PROM mode has seven types of modes, that are (1) Flash memory erasing, (2) Flash memory writing, (3) RAM loader, (4) Flash memory SUM output, (5) Product ID code output, (6) Flash memory status output and (7) Flash memory security program setting modes. Description of each mode is shown below. - 1. Flash memory erasing mode - The flash memory is erased by the chip erase (erasing an entire flash area) or sector erase (erasing sectors in 4-kbyte units). The erased area is filled with FFH. When the security program is enabled, the sector erase in the flash erasing mode cannot be performed. To disable the security program, perform the chip erase. Before erasing the flash memory, TMP86FS49BFG checks the passwords except a blank product. If the password is not matched, the flash memory erasing mode is not activated. - 2. Flash memory writing mode - Data is written to the specified flash memory address for each byte unit. The external controller must transmit the write data in the Intel Hex format (Binary). If no error is encountered till the end record, TMP86FS49BFG calculates the checksum for the entire flash memory area (1000H to FFFFH), and returns the obtained result to the external controller. When the security program is enabled, the flash memory writing mode is not activated. In this case, perform the chip erase command beforehand in the flash memory erasing mode. Before activating the flash memory writing mode, TMP86FS49BFG checks the password except a blank product. If the password is not matched, flash memory writing mode is not activated. - RAM loader mode - The RAM loader transfers the data in Intel Hex format sent from the external controller to the internal RAM. When the transfer is completed normally, the RAM loader calculates the checksum. After transmitting the results, the RAM loader jumps to the RAM address specified with the first data record in order to execute the user program. When the security program is enabled, the RAM loader mode is not activated. In this case, perform the chip erase beforehand in the flash memory erasing mode. Before activating the RAM loader mode, TMP86FS49BFG checks the password except a blank product. If the password is not matched, flash RAM loader mode is not activated. - 4. Flash memory SUM output mode - The checksum is calculated for the entire flash memory area (1000H to FFFFH), and the result is returned to the external controller. Since the BOOTROM does not support the operation command to read the flash memory, use this checksum to identify programs when managing revisions of application programs. - 5. Product ID code output The code used to identify the product is output. The code to be output consists of 13-byte data, which includes the information indicating the area of the ROM incorporated in the product. The external controller reads this code, and recognizes the product to write. (In the case of TMP86FS49BFG, the addresses from 1000H to FFFFH become the ROM area.) - 6. Flash memory status output mode The status of the area from FFE0H to FFFFH, and the security program condition are output as 7-byte code. The external controller reads this code to recognize the flash memory status. - 7. Flash memory security program setting mode This mode disables reading and writing the flash memory data in parallel PROM mode. In the serial PROM mode, the flash memory writing and RAM loader modes are disabled. To disable the flash memory security program, perform the chip erase in the flash memory erasing mode. #### 20.6.1 Flash Memory Erasing Mode (Operating command: F0H) Table 20-7 shows the flash memory erasing mode. Table 20-7 Flash Memory Erasing Mode | | Transfer Byte | Transfer Data from the External<br>Controller to TMP86FS49BFG | Baud Rate | Transfer Data from TMP86FS49BFG to the External Controller | |-------------|------------------------|---------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5AH) - | 9600 bps<br>9600 bps | (Automatic baud rate adjustment) OK: Echo back data (5AH) Error: No data transmitted | | | 3rd byte<br>4th byte | Baud rate change data (Table 20-4) | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | | 5th byte<br>6th byte | Operation command data (F0H) - | Modified baud-rate<br>Modified baud rate | -<br>OK: Echo back data (P0H)<br>Error: A1H × 3 A3H × 3 (Note 1) | | | 7th byte<br>8th byte | Password count storage address bit<br>15 to 08 (Note 4, 5) | Modified baud rate<br>Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | | 9th byte<br>10th byte | Password count storage address bit 07 to 00 (Note 4, 5) | Modified baud rate<br>Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | BOOT<br>ROM | 11th byte<br>12th byte | Password comparison start address<br>bit 15 to 08 (Note 4, 5) | Modified baud rate<br>Modified baud rate | OK: Nothing transmitted<br>Error: Nothing transmitted | | | 13th byte<br>14th byte | Password comparison start address bit 07 to 00 (Note 4, 5) | Modified baud rate<br>Modified baud rate | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted) | | | 15th byte | Password string (Note 4, 5) | Modified baud rate | - | | | :<br>m'th byte | | Modified band rate | OK: Nothing transmitted<br>Error: Nothing transmitted | | | n'th - 2 byte | Erase area specification (Note 2) | Modified baud rate | - | | | n'th - 1 byte | | Modified baud rate | OK: Checksum (Upper byte) (Note 3)<br>Error: Nothing transmitted | | | n'th byte | - | Modified baud rate | OK: Checksum (Lower byte) (Note 3)<br>Error: Nothing transmitted | | | n'th + 1 byte | (Wait for the next operation command data) | Modified baud rate | - | Note 1: "xxH × 3" indicates that the device enters the halt condition after transmitting 3 bytes of xxh. Note 2: Refer to " 20.13 Specifying the Erasure Area ". Note 3: Refer to " 20.8 Checksum (SUM) ". Note 4: Refer to " 20.10 Passwords ". Note 5: Do not transmit the password string for a blank product. Note 6: When a password error occurs, TMP86FS49BFG stops UART communication and enters the halt mode. Therefore, when a password error occurs, initialize TMP86FS49BFG by the $\overline{\text{RESET}}$ pin and reactivate the serial PROM mode. Note 7: If an error occurs during transfer of a password address or a password string, TMP86FS49BFG stops UART communication and enters the halt condition. Therefore, when a password error occurs, initialize TMP86FS49BFG by the RESET pin and reactivate the serial PROM mode. Description of the flash memory erasing mode 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the flash memory writing mode. - 2. The 5th byte of the received data contains the command data in the flash memory erasing mode (F0H). - 3. When the 5th byte of the received data contains the operation command data shown in Table 20-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, F0H). If the 5th byte of the received data does not contain the operation command data, the device enters the halt condition after sending 3 bytes of the operation command error code (63H). - 4. The 7th thorough m'th bytes of the transmitted and received data contain the same data as in the flash memory writing mode. In the case of a blank product, do not transmit a password string. (Do not transmit a dummy password string.) - 5. The n'th 2 byte contains the erasure area specification data. The upper 4 bits and lower 4 bits specify the start address and end address of the erasure area, respectively. For the detailed description, see "1.13 Specifying the Erasure Area". - 6. The n'th 1 byte and n'th byte contain the upper and lower bytes of the checksum, respectively. For how to calculate the checksum, refer to "1.8 Checksum (SUM)". Checksum is calculated unless a receiving error or Intel Hex format error occurs. After sending the end record, the external controller judges whether the transmission is completed correctly by receiving the checksum sent by the device. #### 20.6.2 Flash Memory Writing Mode (Operation command: 30H) Table 20-8 shows flash memory writing mode process. Table 20-8 Flash Memory Writing Mode Process | | Transfer Byte | Transfer Data from External Controller to TMP86FS49BFG | Baud Rate | Transfer Data from TMP86FS49BFG to External Controller | |-------------|-------------------------------------|------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5Ah)<br>- | 9600 bps<br>9600 bps | (Automatic baud rate adjustment) OK: Echo back data (5AH) Error: Nothing transmitted | | | 3rd byte<br>4th byte | Baud rate modification data<br>(See Table 20-4) | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | | 5th byte<br>6th byte | Operation command data (30H) - | Modified baud rate<br>Modified baud rate | OK: Echo back data (30H)<br>Error: A1H × 3 A3H × 3, 63H × 3 (Note 1) | | | 7th byte<br>8th byte | Password count storage address bit 15 to 08 (Note 4) | Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | | 9th byte<br>10th byte | Password count storage address bit<br>07 to 00 (Note 4) | Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | BOOT<br>ROM | 11th byte<br>12th byte | Password comparison start address<br>bit 15 to 08 (Note 4) | Modified baud rate | OK: Nothing transmitted<br>Error: Nothing transmitted | | | 13th byte<br>14th byte | Password comparison start address<br>bit 07 to 00 (Note 4) | Modified baud rate | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted) | | | 15th byte<br>:<br>m'th byte | Password string (Note-5) | Modified baud rate | -<br>OK: Nothing transmitted<br>Error: Nothing transmitted | | | m'th + 1 byte<br>:<br>n'th - 2 byte | Intel Hex format (binary) (Note 2) | Modified baud rate | - | | | n'th - 1 byte | | Modified baud rate | OK: SUM (Upper byte) (Note 3)<br>Error: Nothing transmitted | | | n'th byte | | Modified baud rate | OK: SUM (Lower byte) (Note 3)<br>Error: Nothing transmitted | | | n'th + 1 byte | (Wait state for the next operation command data) | Modified baud rate | - | - Note 1: "xxH x 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 20.7 Error Code ". - Note 2: Refer to " 20.9 Intel Hex Format (Binary) ". - Note 3: Refer to " 20.8 Checksum (SUM) ". - Note 4: Refer to " 20.10 Passwords ". - Note 5: If addresses from FFE0H to FFFFH are filled with "FFH", the passwords are not compared because the device is considered as a blank product. Transmitting a password string is not required. Even in the case of a blank product, it is required to specify the password count storage address and the password comparison start address. Transmit these data from the external controller. If a password error occurs due to incorrect password count storage address or password comparison start address, TMP86FS49BFG stops UART communication and enters the halt condition. Therefore, when a password error occurs, initialize TMP86FS49BFG by the RESET pin and reactivate the serial ROM mode. - Note 6: If the security program is enabled or a password error occurs, TMP86FS49BFG stops UART communication and enters the halt confition. In this case, initialize TMP86FS49BFG by the RESET pin and reactivate the serial ROM mode. - Note 7: If an error occurs during the reception of a password address or a password string, TMP86FS49BFG stops UART communication and enters the halt condition. In this case, initialize TMP86FS49BFG by the RESET pin and reactivate the serial PROM mode. Description of the flash memory writing mode - 1. The 1st byte of the received data contains the matching data. When the serial PROM mode is activated, TMP86FS49BFG (hereafter called device), waits to receive the matching data (5AH). Upon reception of the matching data, the device automatically adjusts the UART's initial baud rate to 9600 bps. - 2. When receiving the matching data (5AH), the device transmits an echo back data (5AH) as the second byte data to the external controller. If the device can not recognize the matching data, it does not transmit the echo back data and waits for the matching data again with automatic baud rate adjustment. Therefore, the external controller should transmit the matching data repeatedly till the device transmits an echo back data. The transmission repetition count varies depending on the frequency of device. For details, refer to Table 20-5. - 3. The 3rd byte of the received data contains the baud rate modification data. The five types of baud rate modification data shown in Table 20-4 are available. Even if baud rate is not modified, the external controller should transmit the initial baud rate data (28H: 9600 bps). - 4. Only when the 3rd byte of the received data contains the band rate modification data corresponding to the device's operating frequency, the device echoes back data the value which is the same data in the 4th byte position of the received data. After the echo back data is transmitted, band rate modification becomes effective. If the 3rd byte of the received data does not contain the band rate modification data, the device enters the halts condition after sending 3 bytes of band rate modification error code (62H). - 5. The 5th byte of the received data contains the command data (30H) to write the flash memory. - 6. When the 5th byte of the received data contains the operation command data shown in Table 1-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, 30H). If the 5th byte of the received data does not contain the operation command data, the device enters the halt condition after sending 3 bytes of the operation command error code (63H). - 7. The 7th byte contains the data for 15 to 8 bits of the password count storage address. When the data received with the 7th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition. - 8. The 9th byte contains the data for 7 to 0 bits of the password count storage address. When the data received with the 9th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition. - 9. The 11th byte contains the data for 15 to 8 bits of the password comparison start address. When the data received with the 11th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition. - 10. The 13th byte contains the data for 7 to 0 bits of the password comparison start address. When the data received with the 13th byte has no receiving error, the device does not send any data. If a receiving error or password error occurs, the device does not send any data and enters the halt condition. - 11. The 15th through m'th bytes contain the password data. The number of passwords becomes the data (N) stored in the password count storage address. The external password data is compared with N-byte data from the address specified by the password comparison start address. The external controller should send N-byte password data to the device. If the passwords do not match, the device enters the halt condition without returning an error code to the external controller. If the addresses from FFE0H to FFFFH are filled with "FFH", the passwords are not conpared because the device is considered as a blank product. - 12. The m'th + 1 through n'th 2 bytes of the received data contain the binary data in the Intel Hex format. No received data is echoed back to the external controller. After receiving the start mark (3AH for ":") in the Intel Hex format, the device starts data record reception. Therefore, the received data except 3AH is ignored until the start mark is received. After receiving the start mark, the device receives the data record, that consists of data length, address, record type, write data and checksum. Since the device starts checksum calculation after receiving an end record, the external controller should wait for the checksum after sending the end record. If a receiving error or Intel Hex format error occurs, the device enters the halts condition without returning an error code to the external controller. - 13. The n'th 1 and n'th bytes contain the checksum upper and lower bytes. For details on how to calculate the SUM, refer to " 20.8 Checksum (SUM) ". The checksum is calculated only when the end record is detected and no receiving error or Intel Hex format error occurs. After sending the end record, the external controller judges whether the transmission is completed correctly by receiving the checksum sent by the device. - 14. After transmitting the checksum, the device waits for the next operation command data. - Note 1: Do not write only the address from FFE0H to FFFFH when all flash memory data is the same. If only these area are written, the subsequent operation can not be executed due to password error. - Note 2: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data. #### 20.6.3 RAM Loader Mode (Operation Command: 60H) Table 20-9 shows RAM loader mode process. Table 20-9 RAM Loader Mode Process | | Transfer Bytes | Transfer Data from External Control-<br>ler to TMP86FS49BFG | Baud Rate | Transfer Data from TMP86FS49BFG to External Controller | |-------------|-------------------------------------|-------------------------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5AH) - | 9600 bps<br>9600 bps | Automatic baud rate adjustment) OK: Echo back data (5AH) Error: Nothing transmitted | | | 3rd byte 4th byte | Baud rate modification data<br>(See Table 20-4) | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | | 5th byte<br>6th byte | Operation command data (60H) | Modified baud rate | OK: Echo back data (60H)<br>Error: A1H × 3, A3H × 3, 63H × 3 (Note 1) | | | 7th byte<br>8th byte | Password count storage address bit<br>15 to 08 (Note 4) | Medified baudyrate | ØK: Nothing transmitted Error: Nothing transmitted | | 2007 | 9th byte<br>10th byte | Password count storage address bit 07 to 00 (Note 4) | Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | BOOT<br>ROM | 11th byte<br>12th byte | Password comparison start address<br>bit 15 to 08 (Note 4) | Modified baud rate | - OK: Nothing transmitted<br>Error: Nothing transmitted | | | 13th byte<br>14th byte | Password comparison start address<br>bit 07 to 00 (Note 4) | Modified baud rate | - OK: Nothing transmitted<br>Error: Nothing transmitted | | | 15th byte<br>:<br>m'th byte | Password string (Note 5) | Modified baud rate | - OK: Nothing transmitted<br>Error: Nothing transmitted | | | m'th + 1 byte<br>:<br>n'th - 2 byte | Intel Hex format (Binary)<br>(Note 2) | Modified baud rate Modified baud rate | - | | | n'th - 1 byte | - | Modified baud rate | OK: SUM (Upper byte) (Note 3)<br>Error: Nothing transmitted | | | n'th byte | 1 | Modified baud rate | OK: SUM (Lower byte) (Note 3)<br>Error: Nothing transmitted | | RAM | | The program jumps to the start address | s of RAM in which the first transfe | erred data is written. | Note 1: "xxH x 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 20.7 Error Code ". - Note 2: Refer to " 20.9 Intel Hex Format (Binary) ". - Note 3: Refer to " 20.8 Checksum (SUM) ". - Note 4: Refer to " 20.10 Passwords ". - Note 5: If addresses from FFE0H to FFFFH are filled with "FFH", the passwords are not compared because the device is considered as a blank product. Transmitting a password string is not required. Even in the case of a blank product, it is required to specify the password count storage address and the password comparison start address. Transmit these data from the external controller. If a password error occurs due to incorrect password count storage address or password comparison start address, TMP86FS49BFG stops UART communication and enters the halt condition. Therefore, when a password error occurs, initialize TMP86FS49BFG by the RESET pin and reactivate the serial ROM mode. - Note 6: After transmitting a password string, the external controller must not transmit only an end record. If receiving an end record after a password string, the device may not operate correctly. - Note 7: If the security program is enabled or a password error occurs, TMP86FS49BFG stops UART communication and enters the halt condition. In this case, initialize TMP86FS49BFG by the RESET pin and reactivate the serial PROM mode. Note 8: If an error occurs during the reception of a password address or a password string, TMP86FS49BFG stops UART communication and enters the halt condition. In this case, initialize TMP86FS49BFG by the RESET pin and reactivate the serial PROM mode. Description of RAM loader mode - 1. The 1st through 4th bytes of the transmitted and received data contains the same data as in the flash memory writing mode. - 2. In the 5th byte of the received data contains the RAM loader command data (60H). - 3. When th 5th byte of the received data contains the operation command data shown in Table 1-6, the device echoes back the value which is the same data in the 6th byte position (in this case, 60H). If the 5th byte does not contain the operation command data, the device enters the halt condition after sending 3 bytes of operation command error code (63H). - 4. The 7th through m'th bytes of the transmitted and received data contain the same data as in the flash memory writing mode. - 5. The m'th + 1 through n'th 2 bytes of the received data contain the binary data in the Intel Hex format. No received data is echoed back to the external controller. After receiving the start mark (3AH for ":") in the Intel Hex format, the device starts data record reception. Therefore, the received data except 3AH is ignored until the start mark is received. After receiving the start mark, the device receives the data record, that consists of data length, address, record type, write data and checksum. The writing data of the data record is written into RAM specified by address. Since the device starts checksum calculation after receiving an end record, the external controller should wait for the checksum after sending the end record. If a receiving error or Intel Hex format error occurs, the device enters the halts condition without returning an error code to the external controller. - 6. The n'th 1 and n'th bytes contain the checksum upper and lower bytes. For details on how to calculate the SUM, refer to "20.8 Checksum (SUM)". The checksum is calculated only when the end record is detected and no receiving error or Intel Hex format error occurs. After sending the end record, the external controller judges whether the transmission is completed correctly by receiving the checksum sent by the device. - 7. After transmitting the checksum to the external controller, the boot program jumps to the RAM address that is specified by the first received data record. Note 1: To rewrite data to Flash memory addresses at which data (including FFH) is already written, make sure to erase the existing data by "sector erase" or "chip erase" before rewriting data. #### 20.6.4 Flash Memory SUM Output Mode (Operation Command: 90H) Table 20-10 shows flash memory SUM output mode process. Table 20-10 Flash Memory SUM Output Process | | Transfer Bytes | Transfer Data from External Control-<br>ler to TMP86FS49BFG | Baud Rate | Transfer Data from TMP86FS49BFG to External Controller | |-------------|----------------------|-------------------------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5AH) - | 9600 bps<br>9600 bps | -(Automatic baud rate adjustment) OK: Echo back data (5AH) Error: Nothing transmitted | | | 3rd byte<br>4th byte | Baud rate modification data<br>(See Table 20-4) | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | BOOT<br>ROM | 5th byte<br>6th byte | Operation command data (90H) - | Modified band rate<br>Modified band rate | OK: Echo back data (90H)<br>Error: A1H × 3, A3H × 3, 63H × 3 (Note 1) | | | 7th byte | - | Modified band rate | OK: SUM (Upper byte) (Note 2)<br>Error: Nothing transmitted | | | 8th byte | | Modified baud rate | OK: SUM (Lower byte) (Note 2)<br>Error: Nothing transmitted | | | 9th byte | (Wait for the next operation command data) | Modified baud rate | | Note 1: "xxH × 3" indicates that the device enters the half condition after sending 3 bytes of xxH. For details, refer to " 20.7 Error Code " Note 2: Refer to " 20.8 Checksum (SUM) ". Description of the flash memory SVM output mode, - 1. The 1st through 4th bytes of the transmitted and received data contains the same data as in the flash memory writing mode. - 2. The 5th byte of the received data contains the command data in the flash memory SUM output mode (90H). - 3. When the 5th byte of the received data contains the operation command data shown in Table 1-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, 90H). If the 5th byte of the received data does not contain the operation command data, the device enters the halt condition after transmitting 3 bytes of operation command error code (63H). - The 7th and the 8th bytes contain the upper and lower bits of the checksum, respectively. For how to calculate the checksum, refer to "20.8 Checksum (SUM)". - 5. After sending the checksum, the device waits for the next operation command data. #### 20.6.5 Product ID Code Output Mode (Operation Command: C0H) Table 20-11 shows product ID code output mode process. Table 20-11 Product ID Code Output Process | | Transfer Bytes | Transfer Data from External Controller to TMP86FS49BFG | Baud Rate | Transfe | er Data from TMP86FS49BFG to<br>External Controller | |------|----------------------|--------------------------------------------------------|------------------------------------------|---------|------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5AH)<br>- | 9600 bps<br>9600 bps | OK: Ech | natic baud rate adjustment)<br>o back data (5AH)<br>othing transmitted | | | 3rd byte 4th byte | Baud rate modification data<br>(See Table 20-4) | 9600 bps<br>9600 bps | | o back data<br>IH × 3, A3H × 3, 62H × 3 (Note 1) | | | 5th byte<br>6th byte | Operation command data (C0H) - | Modified baud rate<br>Modified baud rate | | 0. back data (C0H)<br>IH x 3, A3H x 3, 63H x 3 (Note 1) | | | 7th byte | | Medified baud rate | ЗАН | Start mark | | | 8th byte | < ( | Modified baud rate | 9AH | The number of transfer data (from 9th to 18th bytes) | | | 9th byte | | Modified baud rate | 02H | Length of address (2 bytes) | | | 10th byte | | Modified baud rate | 10H | Reserved data | | воот | 11th byte | | Modified band rate | 00H | Reserved data | | ROM | 12th byte | | Modified baud rate | 00H | Reserved data | | | 13th byte | | Modified baud rate | 00H | Reserved data | | | 14th byte | | Modified baud rate | 01H | ROM block count (1 block) | | | 15th byte | | Modified baud rate | 10H | First address of ROM<br>(Upper byte) | | | 16th byte | | Modified baud rate | 00H | First address of ROM (Lower byte) | | | 17th byte | | Modified baud rate | FFH | End address of ROM<br>(Upper byte) | | | 18th byte | | Modified baud rate | FFH | End address of ROM (Lower byte) | | | 19th byte | | Modified baud rate | D2H | Checksum of transferred data (9th through 18th byte) | | 4 | 20th byte | (Wait for the next operation command data) | Modified baud rate | - | | Note: "xxH × 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 20.7 Error Code ". Description of Product ID code output mode - 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the flash memory writing mode. - 2. The 5th byte of the received data contains the product ID code output mode command data (C0H). - 3. When the 5th byte contains the operation command data shown in Table 20-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, C0H). If the 5th byte data does not contain the operation command data, the device enters the halt condition after sending 3 bytes of operation command error code (63H). - 4. The 9th through 19th bytes contain the product ID code. For details, refer to " 20.11 Product ID Code " 5. After sending the checksum, the device waits for the next operation command data. #### 20.6.6 Flash Memory Status Output Mode (Operation Command: C3H) Table 20-12 shows Flash memory status output mode process. Table 20-12 Flash Memory Status Output Mode Process | | Transfer Bytes | Transfer Data from External Controller to TMP86FS49BFG | Baud Rate | Transfer Data from TMP86FS49BFG to External Controller | |-------------|----------------------|--------------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5AH) - | 9600 bps<br>9600 bps | - (Automatic baud rate adjustment)<br>OK: Echo back data (5AH)<br>Error: Nothing transmitted | | | 3rd byte 4th byte | Baud rate modification data<br>(See Table 20-4) | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | | 5th byte<br>6th byte | Operation command data (C3H) - | Modified baud rate Modified baud rate | OK: Echo back data (C3H) Error: A1H×3, A3H×3, 63H×3 (Note 1) | | | 7th byte | | Modified baud rate | 3AH Start mark | | | 8th byte | | Modified baud rate | 04H Byte count (from 9th to 12th byte) | | BOOT<br>ROM | 9th byte | | Modified baud rate | Status code 1<br>03H | | | 10th byte | | Modified baud rate | 00H Reserved data | | | 11th byte | | Modified baud rate | 00H Reserved data | | | 12th byte | | Modified baud rate | 00H Reserved data | | | 13th byte | | Modified baud rate | Checksum 2's complement for the sum of 9th through 12th bytes 9th byte Checksum 00H: 00H 01H: FFH 02H: FEH 03H: FDH | | | 14th byte | (Wait for the next operation command data) | Modified baud rate | - | Note 1: "xxH & 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 20.7 Error Code "... Note 2: For the details on status code 1, refer to " 20.12 Flash Memory Status Code ". Description of Flash memory status output mode - 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the Flash memory writing mode. - 2. The 5th byte of the received data contains the flash memory status output mode command data (C3H). - 3. When the 5th byte contains the operation command data shown in Table 20-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, C3H). If the 5th byte does not contain the operation command data, the device enters the halt condition after sending 3 bytes of operation command error code (63H). - 4. The 9th through 13th bytes contain the status code. For details on the status code, refer to "20.12 Flash Memory Status Code". - 5. After sending the status code, the device waits for the next operation command data. #### 20.6.7 Flash Memory security program Setting Mode (Operation Command: FAH) Table 20-13 shows Flash memory security program setting mode process. Table 20-13 Flash Memory security program Setting Mode Process | | Transfer Bytes | Transfer Data from External Controller to TMP86FS49BFG | Baud Rate | Transfer Data from TMP86FS49BFG to External Controller | |-------------|-----------------------------|--------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------| | | 1st byte<br>2nd byte | Matching data (5AH)<br>- | 9600 bps<br>9600 bps | - (Automatic baud rate adjustment)<br>OK: Echo back data (5AH)<br>Error: Nothing transmitted | | | 3rd byte 4th byte | Baud rate modification data<br>(See Table 20-4)<br>- | 9600 bps<br>9600 bps | OK: Echo back data<br>Error: A1H × 3, A3H × 3, 62H × 3 (Note 1) | | | 5th byte<br>6th byte | Operation command data (FAH)<br>- | Modified baud rate<br>Modified baud rate | OK: Echo back data (FAH) Error: A1H & 3, A3H & 3, 63H & 3 (Note 1) | | | 7th byte<br>8th byte | Password count storage address<br>15 to 08 (Note 2) | Modified baud rate<br>Modified baud rate | OK: Nothing transmitted Error: Nothing transmitted | | BOOT<br>ROM | 9th byte<br>10th byte | Password count storage address<br>07 to 00 (Note 2) | Modified baud rate<br>Modified baud rate | OK: Nothing transmitted<br>Error: Nothing transmitted | | | 11th byte<br>12th byte | Password comparison start address 15 to 08 (Note 2) | Modified baud rate<br>Modified baud rate | OK: Nothing transmitted<br>Error: Nothing transmitted | | | 13th byte<br>14th byte | Password comparison start address 07 to 00 (Note 2) | Modified baud rate<br>Modified baud rate | CK: Nothing transmitted Error: Nothing transmitted | | | 15th byte<br>:<br>m'th byte | Password string (Note 2) | Modified baud rate | - OK: Nothing transmitted Error: Nothing transmitted | | | n'th byte | | Modified baud rate | OK: FBH (Note 3)<br>Error: Nothing transmitted | | | n'+1th byte | (Wait for the next operation command data) | Modified baud rate | - | Note 1: "xxH x 3" indicates that the device enters the halt condition after sending 3 bytes of xxH. For details, refer to " 20.7 Error Code ". Note 2: Refer to "20.10 Passwords." Note 3: If the security program is enabled for a blank product or a password error occurs for a non-blank product, TMP86FS49BFG stops UART communication and enters the halt mode. In this case, initialize TMP86FS49BFG by the RESET pin and reactivate the serial PROM mode. Note 4: If an error occurs during reception of a password address or a password string, TMP86FS49BFG stops UART communication and enters the halt mode. In this case, initialize TMP86FS49BFG by the RESET pin and reactivate the serial PROM mode. Description of the Flash memory security program setting mode - 1. The 1st through 4th bytes of the transmitted and received data contain the same data as in the Flash memory writing mode. - 2. The 5th byte of the received data contains the command data in the flash memory status output mode (FAH). - 3. When the 5th byte of the received data contains the operation command data shown in Table 1-6, the device echoes back the value which is the same data in the 6th byte position of the received data (in this case, FAH). If the 5th byte does not contain the operation command data, the device enters the halt condition after transmitting 3 bytes of operation command error code (63H). 4. The 7th through m'th bytes of the transmitted and received data contain the same data as in the flash memory writing mode. 5. The n'th byte contains the status to be transmitted to the external controller in the case of the successful security program. #### 20.7 Error Code When detecting an error, the device transmits the error code to the external controller, as shown in Table 20-14. Table 20-14 Error Code | Transmit Data | Meaning of Error Data | |---------------|-------------------------------------| | 62H, 62H, 62H | Baud rate modification error. | | 63H, 63H, 63H | Operation command error. | | A1H, A1H, A1H | Framing error in the received data | | A3H, A3H, A3H | Overrun error in the received data. | Note: If a password error occurs, TMP86FS49BFG does not transmit an error code ## 20.8 Checksum (SUM) #### 20.8.1 Calculation Method The checksum (SUM) is calculated with the sum of all bytes, and the obtained result is returned as a word. The data is read for each byte unit and the calculated result is returned as a word The checksum which is transmitted by executing the flash memory write command, RAM loader command, or flash memory SUM output command is calculated in the manner, as shown above. ## 20.8.2 Calculation data The data used to calculate the checksum is listed in Table 20-15. Table 20-15 Checksum Calculation Data | Operating Mode | Calculation Data | ( // Description | |---------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Flash memory writing mode | | Even when a part of the flash memory is written, the checksum of the entire flash memory area (1000H to FFFH) is calculated. | | Flash memory SUM output mode | Data in the entire area of the flash memory | The data length, address, record type and checksum in Intel Hex format are not included in the checksum. | | RAM loader mode | RAM data written in the first received RAM address through the last received RAM address | The length of data, address, record type and shecksum in Intel Hex format are not included in the checksum. | | Product ID Code<br>Output mode | 9th through 18th bytes of the transferred data | For details, refer to " 20.11 Product ID Code ". | | Flash Memory Status Output mode | 9th through 12th bytes of the transferred data | For details, refer to " 20:12 Flash Memory Status Code " | | Flash Memory Erasing mode | All data in the erased area of the flash memory (the whole or part of the flash memory) | When the sector erase is executed, only the erased area is used to calculate the checksum. In the case of the chip erase, an entire area of the flash memory is used. | ### 20.9 Intel Hex Format (Binary) - 1. After receiving the checksum of a data record, the device waits for the start mark (3AH ":") of the next data record. After receiving the checksum of a data record, the device ignores the data except 3AH transmitted by the external controller. - 2. After transmitting the checksum of end record, the external controller must transmit nothing, and wait for the 2-byte receive data (upper and lower bytes of the checksum). - 3. If a receiving error or Intel Hex format error occurs, the device enters the halt condition without returning an error code to the external controller. The Intel Hex format error occurs in the following case: When the record type is not 00H, 01H, or 02H When a checksum error occurs When the data length of an extended record (record type = 02H) is not 02H When the device receives the data record after receiving an extended record (record type = 02H) with extended address of 1000H or larger. When the data length of the end record (record type = 01H) is not 00H #### 20.10Passwords The consecutive eight or more-byte data in the flash memory area can be specified to the password. TMP86FS49BFG compares the data string specified to the password with the password string transmitted from the external controller. The area in which passwords can be specified is located at addresses 1000H to FF9FH. The area from FFA0H to FFFFH can not be specified as the passwords area. If addresses from FFE0H through FFFFH are filled with "FFH", the passwords are not compared because the product is considered as a blank product. Even in this case, the password count storage addresses and password comparison start address must be specified. Table 20-16 shows the password setting in the blank product and non-blank product. Table 20-16 Password Setting in the Blank Product and Non-Blank Product | Password | Blank Product (Note 1) | Non-Blank Product | |------------------------------------------|------------------------|-------------------------| | PNSA<br>(Password count storage address) | 1000H & PNSA & FF9FH | 1000H ≤ PNSA ≤ FF9FH | | PCSA (Password comparison start address) | 1000H ≤ PCSA ≤ FF9FH | 1000H ≤ PCSA ≤ FFA0 - N | | N<br>(Password count) | * | 8 ≤ N | | Password string setting | Not required (Note 5) | Required (Note 2) | - Note 1: When addresses from FFE0H through FFFFH are filled with "FFH", the product is recognized as a blank product. - Note 2: The data including the same consecutive data (three or more bytes) can not be used as a password. (This causes a password error data. TMR86FS49BFG transmits no data and enters the halt condition.) Note 3: \*: Don't care. - Note 4. When the above condition is not met, a password error occurs. If a password error occurs, the device enters the halt condition without returning the error code. - Note 5: In the flash memory writing mode or RAM loader mode, the blank product receives the Intel Hex format data immediately after receiving PCSA without receiving password strings. In this case, the subsequent processing is performed correctly because the blank product ignores the data except the start mark (3AH ":") as the Intel Hex format data, even if the external controller transmits the dummy password string. However, if the dummy password string contains "3AH", it is detected as the start mark erroneously. The microcontroller enters the halt mode. If this causes the problem, do not transmit the dummy password strings. Note 6: In the flash memory erasing mode, the external controller must not transmit the password string for the blank product. Figure 20-5 Password Comparison #### 20.10.1Password String The password string transmitted from the external controller is compared with the specified data in the flash memory. When the password string is not matched to the data in the flash memory, the device enters the halt condition due to the password error. ### 20.10.2Handling of Password Error If a password error occurs, the device enters the halt condition. In this case, reset the device to reactivate the serial PROM mode. ## 20.10.3Password Management during Program Development If a program is modified many times in the development stage, confusion may arise as to the password. Therefore, it is recommended to use a fixed password in the program development stage. Example :Specify PNSA to F000H, and the password string to 8 bytes from address F001H (PCSA becomes F001H.) Password Section code abs = 0F000H DB 08H : PNSA definition DB "CODE1234" : Password string definition ### 20.11Product ID Code The product ID code is the 13-byte data containing the start address and the end address of ROM. Table 20-17 shows the product ID code format. Table 20-17 Product ID Code Format | Data | Description | In the Case of TMP86FS49BFG | |------|------------------------------------------------------------------------------------------|-----------------------------| | 1st | Start Mark (3AH) | 3AH ) | | 2nd | The number of transfer data (10 bytes from 3rd to 12th byte) | ØAH | | 3rd | Address length (2 bytes) | 02H | | 4th | Reserved data | 1DH | | 5th | Reserved data | 00Н | | 6th | Reserved data | 00H | | 7th | Reserved data | 00H | | 8th | ROM block count | 01H | | 9th | The first address of ROM (Upper byte) | 10H | | 10th | The first address of ROM (Lower byte) | H00 | | 11th | The end address of ROM (Upper byte) | ( CPEH) | | 12th | The end address of ROM (Lower byte) | FFH | | 13th | Checksum of the transferred data (2's compliment for the sum of 3rd through 12th (bytes) | D2H | ## 20.12Flash Memory Status Code The flash memory status code is the 7-byte data including the security program status and the status of the data from FFE0H to FFFFH. Table 20-18 shows the flash memory status code. Table 20-18 Flash Memory Status Code | Data | Description | In the Case of TMP86FS49BFG | | | |-------|---------------------------------------------------------------------------------------|--------------------------------------------------------|--------|--| | 1st | Start mark | ЗАН | | | | → 2nd | Transferred data count (3rd through 6th byte) | 04H | | | | 3rd | Status code | 00H to 03H<br>(See figure below) | | | | 4th | Reserved data | 00H | | | | 5th | Reserved data | 00H | | | | 6th | Reserved data | 00H | | | | 7th | Checksum of the transferred data (2's compliment for the sum of 3rd through 6th data) | 3rd byte check<br>00H 00<br>01H FF<br>02H FE<br>03H FC | H<br>H | | #### Status Code 1 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---|---|---|---|---|---|-------|-------|----------------------------| | | | | | | | RPENA | BLANK | (Initial Value: 0000 00**) | | RPENA | Flash memory security program status | 0:<br>1: | Security program is disabled. Security program is enabled. | |-------|--------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------| | BLANK | The status from FFE0H to FFFFH. | 0:<br>1: | All data is FFH in the area from FFE0H to FFFFH. The value except FFH is included in the area from FFE0H to FFFFH. | Some operation commands are limited by the flash memory status code 1. If the security program is enabled, flash memory writing mode command and RAM loader mode command can not be executed. Erase all flash memory before executing these command. | DDENIA DI ANIK | | Flash Memory | RAM Loader | Flash memory | Product | Flash Memory | Flash Memory<br>Erasing Mode | Security pro- | |----------------|-------|--------------|------------|--------------------|------------------------|-----------------------|---------------------------------|----------------------| | RPENA | BLANK | Writing Mode | Mode | SUM<br>Output Mode | ID Code Output<br>Mode | Status Output<br>Mode | Chip Sec-<br>tor<br>Erase Erase | gram Setting<br>Mode | | 0 | 0 | m | m | m | m \ | m | m | × | | 0 | 1 | Pass | Pass | m | m | m | Pass | Pass | | 1 | 0 | × | × | m | m | m | m × | × | | 1 | 1 | × | × | m | m | ) m 🔷 | Pass | Pass | Note: m: The command can be executed. Pass: The command can be executed with a password: x: The command can not be executed. (After echoing the command back to the external controller, TMP86FS49BFG stops UART communication and enters the halt condition.) ### 20.13Specifying the Erasure Area In the flash memory erasing mode, the erasure area of the flash memory is specified by n-2 byte data. The start address of an erasure area is specified by ERASTA, and the end address is specified by ERAEND. If ERASTA is equal to or smaller than ERAEND, the sector erase (erasure in 4 kbyte units) is executed. Executing the sector erase while the security program is enabled results in an infinite loop. If ERASTA is larger than ERAEND, the chip erase (erasure of an entire flash memory area) is executed and the security program is disabled. Therefore, execute the chip erase (not sector erase) to disable the security program. Note: When the sector erase is executed for the area containing no flash cell, TMP86FS49BFG stops the UART communication and enters the halt condition #### 20.14Flowchart ## 20.15UART Timing Table 20-19 UART Timing-1 (VDD = 4.5 to 5.5 V, fc = 2 to 16 MHz, Topr = -10 to 40°C) | Parameter | Cumbal | Clask Fraguency (fa) | Minimum Required Time | | | |------------------------------------------------------------------|--------|----------------------|-----------------------|----------------|--| | Parameter | Symbol | Clock Frequency (fc) | At fc = 2 MHz | At fc = 16 MHz | | | Time from matching data reception to the echo back | CMeb1 | Approx. 930 | 465 μs | 58.1 μs | | | Time from baud rate modification data reception to the echo back | CMeb2 | Approx. 980 | 490 με | 61.3 μs | | | Time from operation command reception to the echo back | CMeb3 | Approx, 800 | 400 μs | 50 μs | | | Checksum calculation time | CKsm | Approx. 7864500 | 3.93 s | 491.5 μs | | | Erasure time of an entire flash memory | CEall | - ( | 30 ms | 30 ms | | | Erasure time for a sector of a flash memory (in 4-kbyte units) | CEsec | | 15 ms | 15 ms | | Table 20-20 UART Timing-2 (VDD = 4.5 to 5.5 V, fc = 2 to 16 MHz, Topr = -10 to 40°C | Descriptor | O webs | | Minimum Required Time | | | |-----------------------------------------------------------------------------------------------------------------|--------|----------------------|-----------------------|----------------|--| | Parameter | Symbol | Clock Frequency (fc) | At fc = 2 MHz | At fc = 16 MHz | | | Time from the reset release to the acceptance of start bit of RXD pin | RXsup | 2100 | 1.05 ms | 131.3 ms | | | Matching data transmission interval | CMtr1 | 28500 | 14.2 ms | 1.78 ms | | | Time from the echo back of matching data to the acceptance of baud rate modification data | CMtr2 | 380 | 190 μs | 23.8 μs | | | Time from the echo back of baud rate modification data to the acceptance of an operation command | CMtr3 | 650 | 325 μs | 40.6 μs | | | Time from the echo back of operation command to the acceptance of password count storage addresses (Upper byte) | CMtr4 | 800 | 400 μs | 50 μs | | # 21. Input/Output Circuit ## 21.1 Control pins The input/output circuitries of the TMP86FS49BFG control pins are shown below. Note: The TEST pin of the TMP86FS49BFG does not have a pull-down resistor and a protection diode on the VDD side. Therefore, fix the TEST pin at Low-level. ## 21.2 Input/Output Ports ## 22. Electrical Characteristics ## 22.1 Absolute Maximum Ratings The absolute maximum ratings are rated values which must not be exceeded during operation, even for an instant. Any one of the ratings must not be exceeded. If any absolute maximum rating is exceeded, a device may break down or its performance may be degraded, causing it to catch fire or explode resulting in injury to the user. Thus, when designing products which include this device, ensure that no absolute maximum rating value will ever be exceeded. | | | | | (VSS = 0 V) | |----------------------------------|---------------------|------------------------------|----------------------------------------------------------------------------------------------|-------------| | Parameter | Symbol | Pins | Ratings | Unit | | Supply voltage | $V_{DD}$ | | -0.3 to 6.0 | V | | Input voltage | V <sub>IN</sub> | 4(>) | -0.3 to V <sub>DD</sub> + 0.3 | > v | | Output voltage | V <sub>OUT1</sub> | | -0.3 to V <sub>DD</sub> + 0.3 | V | | | I <sub>OUT1</sub> | P0, P1, P4, P6, P7 ports | (-1.8) | | | Output current (Per 1 pin) | I <sub>OUT2</sub> | P0, P1, P2, P4, P6, P7 ports | 3.2 | | | | I <sub>OUT3</sub> | P3, P5 ports | 30 | mA | | Output current (Total) | Σ I <sub>OUT1</sub> | P0, P1, P2/P4, P6, P7 ports | 60 | | | Output current (Total) | Σ I <sub>OUT2</sub> | P3, P5 ports | -0.3 to 6.0<br>-0.3 to V <sub>DD</sub> + 0.3<br>-0.3 to V <sub>DD</sub> + 0.3<br>-1.8<br>3.2 | | | Power dissipation [Topr = 85 °C] | $P_{D}$ | | 250 | mW | | Soldering temperature (time) | Tsld | 40 | 260 (10 s) | | | Storage temperature | Tstg | | -55 to 125 | °C | | Operating temperature | Topr ( ( | | -40 to 85 | | ## 22.2 Operating Conditions The Operating Conditions shows the conditions under which the device be used in order for it to operate normally while maitaining its quality. If the device is used outside the range of Operating Conditions (power supply voltage, operating temperature range, or AC/DC rated values), it may operate erratically. Therefore, when designing your application equipment, always make sure its intended working conditions will not exceed the range of Operating Conditions. ### 22.2.1 MCU mode (Flash Programming or erasing) $(V_{SS} = 0 \text{ V}, \text{ Topr} = -10 \text{ to } 40^{\circ}\text{C})$ | Parameter | Symbol | Pins | Ratings | )∭in | Max | Unit | |------------------|------------------|-------------------------|-------------------------|-------------------------|------------------------|------| | Supply voltage | $V_{DD}$ | | NORMAL1, 2 modes | 4.5 | 5.5 | | | Input high level | V <sub>IH1</sub> | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V | √V <sub>DD</sub> × 0.70 | V <sub>QD</sub> | > | | input nigh level | V <sub>IH2</sub> | Hysteresis input | VDD 2 4.5 | V <sub>DD</sub> × 0.75 | 1 | V | | Input low lovel | V <sub>IL1</sub> | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V | $\Diamond$ | V <sub>DD</sub> × 0.30 | | | Input low level | V <sub>IL2</sub> | Hysteresis input | ADD = 4.0 A | | V <sub>DD</sub> × 0.25 | | | Clock frequency | fc | XIN, XOUT | | (1.0 | 16.0 | MHz | ## 22.2.2 MCU mode (Except Flash Programming or erasing) $(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$ | | | | | 1 30 | * * | | |------------------|------------------|-------------------------|------------------------------------------------------|----------------------|----------------------|-------| | Parameter | Symbol | Pins | Ratings | Min | Max | Unit | | | | (()) | fc = 16 MHz NORMAL1, 2 modes | 4.5 | | | | Supply voltage | V <sub>DD</sub> | | fc = 8 MHz NORMAL1, 2 modes | | 5.5 | V | | | | | fs = 32 768 KHz SLOW1, 2 modes<br>SLEEP0, 1, 2 modes | 2.7 | | | | | | | STOR mode | | | | | | V <sub>IH1</sub> | Except hysteresis input | V A E W | $V_{DD}\times 0.70$ | | | | Input high level | V <sub>IH2</sub> | Hysteresis input | V <sub>DD</sub> ≥ 4.5 V | $V_{DD} \times 0.75$ | $V_{DD}$ | | | | V <sub>IH3</sub> | _ | V <sub>DD</sub> < 4.5 V | $V_{DD} \times 0.90$ | | V | | | V <sub>IL1</sub> | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V | | $V_{DD} \times 0.30$ | ľ | | Input low level | YIL2 | Hysteresis input | V <sub>DD</sub> ≥ 4.3 V | 0 | $V_{DD} \times 0.25$ | 1 | | | Y <sub>IL3</sub> | $\Diamond$ | V <sub>DD</sub> < 4.5 V | | $V_{DD} \times 0.10$ | | | | fc | XIN, XOUT | V <sub>DD</sub> = 2.7 to 5.5V | 1.0 | 8.0 | MHz | | Clock frequency | | AIN, AOOT | V <sub>DD</sub> = 4.5 to 5.5V | 1.0 | 16.0 | IVIMZ | | | fs | XTIN, XTOUT | V <sub>DD</sub> = 2.7 to 5.5V | 30.0 | 34.0 | kHz | ### 22.2.3 Serial PROM mode $(V_{SS} = 0 \text{ V}, \text{ Topr} = -10 \text{ to } 40 \,^{\circ}\text{C})$ | Parameter | Symbol | Pins | Condition | Min | Max | Unit | |-------------------|------------------|-------------------------|-------------------------|-----|------------------------|------| | Supply voltage | $V_{DD}$ | | NORMAL1, 2 modes | 4.5 | 5.5 | | | | V>45V | V <sub>DD</sub> × 0.70 | $V_{DD}$ | | | | | | V <sub>IH2</sub> | Hysteresis input | V <sub>DD</sub> × 0.75 | | V | | | Input low voltage | $V_{IL1}$ | Except hysteresis input | V <sub>DD</sub> ≥ 4.5 V | | V <sub>DD</sub> × 0.30 | | | Input low voltage | V <sub>IL2</sub> | Hysteresis input | VDD 2 4.5 V | | $V_{DD} \times 0.25$ | | | Clock frequency | fc | XIN, XOUT | | 2.0 | 16.0 | MHz | #### 22.3 DC Characteristics $(V_{SS} = 0 \text{ V}, \text{ Topr} = -40 \text{ to } 85 \,^{\circ}\text{C})$ | Parameter | Symbol | Pins | Condition | Min | Тур. | Max | Unit | |---------------------------------------------------------------------|--------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|-----|------| | Hysteresis voltage | $V_{HS}$ | Hysteresis input | | | 0.9 | - | V | | Input current | I <sub>IN1</sub> | TEST | V <sub>DD</sub> = 5.5 V, V <sub>IN</sub> = V <sub>TEST</sub> = 5.5 V/0 V | | | | | | | I <sub>IN2</sub> | Sink open drain, tri-state port | V <sub>DD</sub> = 3.3 V, V <sub>IN</sub> = V <sub>TEST</sub> = 3.3 V/0 V | (-) | P - | ±2 | μА | | | I <sub>IN3</sub> | RESET, STOP | | $\rangle_{\wedge}$ | | | | | Input resistance | R <sub>IN2</sub> | RESET pull-up | V <sub>DD</sub> = 5.5 V, V <sub>IN</sub> = 0 V | 100 | 220 | 450 | kΩ | | Output lookage surrent | I <sub>LO1</sub> | Sink open drain port | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V | ) <u> </u> | - | 2 | | | Output leakage current | I <sub>LO2</sub> | Tri-state port | V <sub>DD</sub> = 5.5 V, V <sub>OUT</sub> = 5.5 V/0 V | - | - | ±2 | μА | | Output high voltage | V <sub>OH</sub> | Tri-state port | V <sub>DD</sub> = 4.5 V, I <sub>OH</sub> = -0.7 mA | 4.1 | | - | V | | Output low voltage | V <sub>OL</sub> | Except XOUT, P3, P5 | V <sub>DD</sub> = 4.5 V, I <sub>OL</sub> = 1.6 mA | - < | 4(-) | 0.4 | V | | Output low curren | I <sub>OL</sub> | High current port<br>(P3, P5 Port) | V <sub>DD</sub> = 4.5 V, V <sub>OL</sub> = 1.0 V | () | 20 | 1 | mA | | Supply current in NORMAL1, 2 modes | | | V <sub>DD</sub> = 5.5 V When a program V <sub>IN</sub> = 5.3 V/0.2 V operates on flash V <sub>TEST</sub> = 5.3 V/0.1 V memory (Note5,6) | | | 16 | mA | | Supply current in IDLE 0, 1, 2 modes | | | fc = 46 MHz<br>fs = 32.768 kHz | | 6 | 8 | | | Supply current in SLOW1 mode | | 4 | When a program operates on flash memory (Notes,6) | ) - | 27 | 260 | | | | I <sub>DD</sub> | | $V_{\text{IN}} = 2.8 \text{ V/0.2 V}$ $V_{\text{TEST}} = 2.8 \text{ V/0.1 V}$ When a program operates on RAM | - | 10 | 15 | | | Supply current in<br>SLEEP1 mode | | | fs = 32.768 kHz | - | 6.5 | 13 | μΑ | | Supply current in SLEEP0 mode | | | | ı | 6 | 12 | | | Supply current in STOP mode | | | $V_{DD} = 5.5 V$ $V_{IN} = 5.3 V/0.2 V$ $V_{TEST} = 5.3 V/0.1 V$ | - | 0.5 | 10 | | | Peak current for SLOW1 mode | | | $V_{DD} = 5.5 \text{ V}$ $V_{IN} = 5.3 \text{ V}/0.2 \text{ V}, V_{TEST} = 5.3 \text{ V}/0.1 \text{ V}$ $V_{DD} = -10 \text{ to } 40 \text{ °C}$ | - | 10 | _ | mA | | (Note5,6) | I <sub>DDP-P</sub> | | $V_{DD} = 3.0 \text{ V}$<br>$V_{IN} = 2.8 \text{ V}/0.2 \text{ V}, V_{TEST} = 2.8 \text{ V}/0.1 \text{ V}$<br>Topr = -10 to 40 °C | - | 2 | - | ША | | Write / Erase / Security program current for Flash memory (Note7,8) | DDEW | | V <sub>DD</sub> = 5.5 V<br>V <sub>IN</sub> = 5.3 V/0.2 V, V <sub>TEST</sub> = 5.3 V/0.1 V<br>Topr = -10 to 40 °C | _ | 26 | _ | mA | - Note 1: Typical values show those at Topr = $25^{\circ}$ C and $V_{DD} = 5$ V. - Note 2: Input current (I<sub>IN3</sub>): The current through pull-up resistor is not included. - Note 3: I<sub>DD</sub> does not include I<sub>REF</sub>. - Note 4: The supply currents of SLOW2 and SLEEP2 modes are equivalent to those of IDLE0, IDLE1 and IDLE2 modes. - Note 5: When a program is executing in the flash memory or when data is being read from the flash memory, the flash memory operates in an intermittent manner, causing peak currents in the operation current, as shown in Figure 22-1. In this case, the supply current I<sub>DD</sub> (in NORMAL1, NORMAL2 and SLOW1 modes) is defined as the sum of the average peak current and MCU current. - Note 6: When designing the power supply, make sure that peak currents can be supplied. The internal supply voltage of this device may be changed by this peak current. Thus, it needs a bypass capacitor (about 0.1µF) near its power terminal to stabilize its operation. In SLOW1 mode, the difference between the peak current and the average current becomes large. - Note 7: If a write or erase is performed on the flash memory or a security program is enabled in the flash memory, an instantaneous peak current flows, as shown in Figure 22-2. Note 8: The circuit of a power supply must be designed such as to enable the supply of a peak current. This peak current causes the supply voltage in the device to fluctuate. Connect a bypass capacitor of about $0.1\mu F$ near the power supply of the device to stabilize its operation. Note 9: V<sub>IN</sub> is supply volage to the terminals except for TEST pin. V<sub>TEST</sub>: is supply voltage for TEST pin. Note 10:To execute the Program, Erase and Security Program commands on the flash memory, the temperature must be kept within Topr = -10 to 40 degree celsius. If this temperature range is not observed, operation cannot be guaranteed. Figure 22-2 Current When an Erase or Program is Being Performed on the Flash Memory #### 22.4 AD Characteristics (V<sub>SS</sub> = 0.0 V, 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Topr = -40 to 85 °C) | Paramete | Symbol | Condition | Min | Тур. | Max | Unit | |--------------------------------------------------|---------------------|---------------------------------------------------------------------------|------------------------|--------------------|-------------------|------| | Analog reference voltage | $V_{AREF}$ | | A <sub>VDD</sub> - 1.0 | - | A <sub>VDD</sub> | | | Power supply voltage of analog control circuit | A <sub>VDD</sub> | | | (V <sub>DD</sub> ) | · | v | | Analog reference voltage range (Note 4) | Δ V <sub>AREF</sub> | | 3.5 | | _ | | | Analog input voltage | V <sub>AIN</sub> | | V <sub>SS</sub> | //_ | V <sub>AREF</sub> | | | Power supply current of analog reference voltage | I <sub>REF</sub> | $V_{DD} = A_{VDD} = V_{AREF} = 5.5 \text{ V}$<br>$V_{SS} = 0.0 \text{ V}$ | _ | 0.6 | 1.0 | mA | | Non linearity error | | | | _ | ±2 | | | Zero point error | | $V_{DD} = A_{VDD} = 5.0 \text{ V},$<br>$V_{SS} = 0.0 \text{ V}$ | \ | - / | ±2 | LSB | | Full scale error | | V <sub>AREF</sub> = 5.0 V | | - < | ±2> | LOB | | Total error | | | · \ - | -55 | ±2 | | $(V_{SS} = 0 \text{ V}, 2.7 \text{ V} \le V_{DD} < 4.5 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$ | | | | (133 01) | | ( ' / ' / ' | , | |--------------------------------------------------|---------------------|------------------------------------------------------------------------|------------------------|---------------------------|-------------------|------| | Parameter | Symbol | Condition | Min | Typ. | Max | Unit | | Analog reference voltage | $V_{AREF}$ | 4() | A <sub>VDD</sub> - 1.0 | $\overline{\hspace{1cm}}$ | A <sub>VDD</sub> | | | Power supply voltage of analog control circuit | A <sub>VDD</sub> | | | V <sub>DD</sub> | | V | | Analog reference voltage range (Note 4) | Δ V <sub>AREF</sub> | | 2.5 | ) - | - | | | Analog input voltage | V <sub>AIN</sub> | | Vss | - | V <sub>AREF</sub> | | | Power supply current of analog reference voltage | I <sub>REF</sub> | $V_{DD} = A_{VDD} = V_{AREF} = 4.5 \text{ V}$ $V_{SS} = 0.0 \text{ V}$ | \ <u></u> | 0.5 | 0.8 | mA | | Non linearity error | 6 | | _ | = | ±2 | | | Zero point error | | $V_{DD} = A_{VDD} = 2.7 \text{ V}$ $V_{SS} = 0.0 \text{ V}$ | _ | - | ±2 | LSB | | Full scale error | | V <sub>AREF</sub> = 2.7 V | _ | - | ±2 | | | Total error | ((// \ | | _ | - | ±2 | | - Note 1: The total error includes all errors except a quantitization error, and is defined as a maximum deviation from the ideal conversion line. - Note 2: Conversion time is defferent in recommended value by power supply voltage. - Note 3: The voltage to be input on the AIN input pin must not exceed the range between V<sub>AREF</sub> and V<sub>SS</sub>. If a voltage outside this range is input, conversion values will become unstable and conversion values of other channels will also be affected. - Note 4: Analog reference voltage range: $\Delta V_{AREF} = V_{AREF} V_{SS}$ - Note 5: When AD converter is not used, fix the AVDD and VAREF pin on the V<sub>DD</sub> level. ## 22.5 AC Characteristics (V<sub>SS</sub> = 0 V, 4.5 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, Topr = -40 to 85°C) | Parameter | Symbol | Condition | Min | Тур. | Max | Unit | |------------------------------|------------------|-------------------------------------------|-------|----------|-------|------| | | | NORMAL1, 2 modes | 0.25 | | 4 | | | Machine cycle time | tou | IDLE0, 1, 2 modes | 0.25 | <u> </u> | 4 | _ | | | tcy | SLOW1, 2 modes | 117.6 | ( )P | 133.3 | μS | | | | SLEEP0, 1, 2 modes | 117.0 | | 133.3 | | | High-level clock pulse width | t <sub>WCH</sub> | For external clock operation (XIN input) | | 31.25 | | ns | | Low-level clock pulse width | t <sub>WCL</sub> | fc = 16 MHz | 7/10 | 31.25 | _ | 115 | | High-level clock pulse width | t <sub>WSH</sub> | For external clock operation (XTIN input) | ( )> | 15.26 | - | 0 | | Low-level clock pulse width | t <sub>WSL</sub> | fs = 32.768 kHz | | | | μS | $(V_{SS} = 0 \text{ V}, 2.7 \text{ V} \le V_{DD} < 4.5 \text{ V}, \text{ Topr} = -40 \text{ to } 85^{\circ}\text{C})$ | Paramete | Symbol | Condition | Min | Тур. | Max | Unit | |------------------------------|------------------|-------------------------------------------|--------|-------|------------------------------|------| | | | NORMAL1, 2 modes | 0.5 | | $\left( \right) \right)_{4}$ | | | Machine cycle time | t. | IDLE0, 1, 2 modes | 0.5 | | // | μS | | Macrime cycle unie | l <sub>Cy</sub> | SLOW1, 2 modes | 117.6 | | 133.3 | μδ | | | | SLEEP0, 1, 2 modes | 117.00 | | 100.0 | | | High-level clock pulse width | t <sub>WCH</sub> | For external clock operation (XIN input) | (7) | 62.5 | | ns | | Low-level clock pulse width | t <sub>WCL</sub> | fc = 8 MHz | ( ) | 02.5 | ı | 110 | | High-level clock pulse width | t <sub>WSH</sub> | For external clock operation (XTIN input) | | 15.26 | _ | μS | | Low-level clock pulse width | t <sub>WSL</sub> | fs = 32.768 kHz | )) | 10.20 | _ | μο | ## 22.6 Flash Characteristics ## 22.6.1 Write/Retention Characteristics $(V_{SS} = 0 V)$ | Paramete | Condition | Min | Тур. | Max. | Unit | |---------------------------------------------|-------------------------------------------|-----|------|------|-------| | Number of guaranteed writes to flash memory | V <sub>SS</sub> = 0 V, Topr = -10 to 40°C | - | _ | 100 | Times | ## 22.7 Recommended Oscillating Conditions - Note 1: To ensure stable oscillation, the resonator position, load capacitance, etc. must be appropriate. Because these factors are greatly affected by board patterns, please be sure to evaluate operation on the board on which the device will actually be mounted. - Note 2: The product numbers and specifications of the resonators by Murata Manufacturing Co., Ltd. are subject to change. For up-to-date information, please refer to the following URL: http://www.murata.com/ ## 22.8 Handling Precaution - The solderability test conditions for lead-free products (indicated by the suffix 6 in product name) are shown below. - 1. When using the Sn-37Pb solder bath Solder bath temperature = 230 °C Dipping time = 5 seconds Number of times = once R-type flux used - R-type flux used 2. When using the Sn-3.0Ag-0.5Cu solder bath Solder bath temperature = 245 °C Dipping time = 5 seconds Number of times = once R-type flux used Note: The pass criteron of the above test is as follows: Solderability râte until forming ≥ 95 % - When using the device (oscillator) in places exposed to high electric fields such as cathode-ray tubes, we recommend electrically shielding the package in order to maintain normal operating condition. # 23. Package Dimensions This is a technical document that describes the operating functions and electrical specifications of the 8-bit microcontroller series TLCS-870/C (LSI). Toshiba provides a variety of development tools and basic software to enable efficient software development. These development tools have specifications that support advances in microcomputer hardware (LSI) and can be used extensively. Both the hardware and software are supported continuously with version updates. The recent advances in CMOS LSI production technology have been phenomenal and microcomputer systems for LSI design are constantly being improved. The products described in this document may also be revised in the future. Be sure to check the latest specifications before using. Toshiba is developing highly integrated, high-performance microcomputers using advanced MOS production technology and especially well proven CMOS technology. We are prepared to meet the requests for custom packaging for a variety of application areas. We are confident that our products can satisfy your application needs now and in the future.