

# HITFET™

Smart Low Side Power Switch

# BTS3256D

 $10\ m\Omega$  smart power single channel low side switch with restart and variable slew rate

# Datasheet

Rev. 1.0, 2009-05-05

Automotive



### **Table of Contents**

# **Table of Contents**

|                                        | Table of Contents                                                                                                                                | 2              |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 1                                      | Overview                                                                                                                                         | 3              |
| <b>2</b><br>2.1                        | BTS 3256D Block Diagram                                                                                                                          |                |
| <b>3</b><br>3.1<br>3.2                 | Pin Configuration Pin Assignment BTS 3256D Pin Definitions and Functions                                                                         | 6              |
| <b>4</b><br>4.1<br>4.2<br>4.3          | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance                                                     | 7<br>8         |
| <b>5</b><br>5.1<br>5.1.1<br>5.2<br>5.3 | Supply and Input Stage Supply Circuit Under Voltage Lock Out / Power On Reset Input Circuit Electrical Characteristics - Supply and Input Stages | 10<br>10<br>10 |
| 6<br>6.1<br>6.2<br>6.3<br>6.4          | Power Stage Output On-state Resistance Output Timings and Slopes Inductive Output Clamp Electrical Characteristics - Power Stage                 | 13<br>14<br>14 |
| <b>7</b><br>7.1<br>7.2<br>7.3          | Control and Diagnosis  Readout of Fault Information  Adjustable Slew Rate  Electrical Characteristics - Diagnostic                               | 20<br>20       |
| 8<br>8.1<br>8.2<br>8.3<br>8.4          | Protection Functions Thermal Protection Over Voltage Protection Short Circuit Protection Electrical Characteristics - Protection                 | 22<br>22<br>23 |
| <b>9</b><br>9.1<br>9.2                 | Application Information  Dimensioning of serial Resistor at IN pin  Further Application Information                                              | 26             |
| 10                                     | Package Outlines                                                                                                                                 | 28             |
| 11                                     | Revision History                                                                                                                                 | 29             |



# Smart Low Side Power Switch BTS3256D

**BTS 3256D** 





#### 1 Overview

The BTS 3256D is a single channel low-side power switch in PG-TO-252-5-11 package providing embedded protective functions. This HITFET™ is designed for automotive and industrial applications with outstanding protection and control features. The power transistor is a N-channel vertical power MOSFET. The device is controlled by a chip in Smart Power Technology.



PG-TO-252-5-11

#### **Basic Features**

- Slew rate control by dedicated pin enabling EMC optimized switching or PWM operation
- Max. switching Frequency 12kHz
- · Clear detection of digital fault signal also during fast PWM operation due to restart delay time
- Thermal and overload protection with time controlled auto restart behavior
- Time and Power limited active current limitation
- Minimum R<sub>DS(on)</sub> achieved with 3.3V or 5V logic input
- Electrostatic discharge protection (ESD)
- · Very low leakage current
- Green Product (RoHS compliant)
- AEC (Automotive Electronics Council) Stress Test Qualification

#### Table 1 Basic Electrical Data

| Operating voltage                                     | $V_{SOP}$               | 5.5 V 30 V |
|-------------------------------------------------------|-------------------------|------------|
| Over voltage protection                               | V <sub>D (AZ)</sub>     | 40 V       |
| Maximum ON State resistance at T <sub>j</sub> = 150°C | R <sub>DS(ON,max)</sub> | 20 mΩ      |
| Typical ON State resistance at T <sub>j</sub> = 25°C  | R <sub>DS(ON,typ)</sub> | 10 mΩ      |
| Nominal load current                                  | I <sub>D(nom)</sub>     | 7.5 A      |
| Minimum current limitation                            | I <sub>D(lim)</sub>     | 42 A       |

| Туре      | Package        |
|-----------|----------------|
| BTS 3256D | PG-TO-252-5-11 |

Datasheet 3 Rev. 1.0, 2009-05-05



Overview

#### **Digital Diagnostic Features**

- · Over temperature
- Over load
- Short circuit
- Clear detection due to a restart delay time

#### **Protection Functions**

- Enhanced short circuit protection with time and power limited active current limitation
- Under voltage lock out
- Over temperature with time and temperature controlled auto restart
- · Over load with power and time controlled auto restart
- ESD protection

#### **Application**

- · All types of resistive, inductive and capacitive loads
- · Suitable for loads with inrush current, such as motors, coils, solenoids or lamps
- Suitable for EMC optimized switching in slow operation mode
- Suitable for higher speed PWM controlled loads in fast operation mode
- · Replacement of electromechanical relays, fuses and discrete circuits
- Micro controller compatible low side power switch with digital feedback for 12V loads

#### **Detailed Description**

The BTS 3256D is an autorestart single channel low-side power switch in PG-TO-252-5-11 package providing embedded protective functions. The device is able to switch all kind of resistive, inductive and capacitive loads.

The ESD protection of the  $V_{\rm S}$  and IN/Fault pin is referenced to GND.

The BTS 3256D is supplied by the  $V_{\rm S}$  Pin. This Pin should be connected to a reverse protected battery line. The supply voltage is monitored by the under voltage lock out circuit. The Gate driving unit allows the device to operate in the lowest ohmic range independent of the input signal level, 3.3 V or 5 V . For slow PWM application the device offers smooth turn-on and off due to the embedded edge shaping function, to reduce EMC noise. Furthermore the SRP pin can be used to customize the slew rate of the device in a wide range.

The Device is designed for driving automotive loads like motors, valves, coils or bulbs in continuous or PWM mode. The over voltage protection is for protection during load-dump or inductive turn off conditions. The power MOSFET is limiting the Drain-Source voltage to a specified level. This function is available even without any supply.

The over temperature protection prevents the device from overheating due to overload and/or bad cooling conditions. In order to reduce the device stress the edge shaping is disabled during thermal shutdown. After thermal shutdown the device stays off for the specified restart delay time to enable a clear feedback readout on the microcontroller. After this time the device follows the IN signal state.

At high dynamic overload conditions, such as short circuit, the device will either turn off immediately due to the implemented over power limitation, or limit the current for a specified time and then switch off for the restart delay time. Shutdown of the device is triggered if the power dissipation during limitation is above the over power threshold. The short circuit shutdown is a timed restart function. The device will stay off for the specified time and afterwards follow the IN signal state. In order to reduce the device stress the edge shaping is disabled during protective turn off.

Datasheet 4 Rev. 1.0, 2009-05-05



**BTS 3256D Block Diagram** 

# 2 BTS 3256D Block Diagram



Figure 1 Block Diagram for the BTS3256D

# 2.1 Voltage and current naming definition

Following figure shows all the terms used in this datasheet, with associated convention for positive values.



Figure 2 Terms

Datasheet 5 Rev. 1.0, 2009-05-05



**Pin Configuration** 

# 3 Pin Configuration

# 3.1 Pin Assignment BTS 3256D



Figure 3 Pin Configuration

## 3.2 Pin Definitions and Functions

| Pin    | Symbol  | Function                                                                          |
|--------|---------|-----------------------------------------------------------------------------------|
| 1      | $V_{S}$ | Supply Voltage;                                                                   |
|        |         | Connected to Battery Voltage with Reverse protection Diode and Filter against EMC |
| 2      | IN      | Control Input and Status Feedback; Digital input 3.3 V or 5 V logic.              |
| 3, Tab | Drain   | Drain output;                                                                     |
|        |         | Protected low side power output channel, usually connected via load to battery    |
| 4      | SRP     | Slew Rate Preset; Used to define slew rate, see Chapter 7.2 for details           |
| 5      | GND     | Ground; Power ground, pin connection needs to carry the load current from Drain   |

Datasheet 6 Rev. 1.0, 2009-05-05



**General Product Characteristics** 

## 4 General Product Characteristics

## 4.1 Absolute Maximum Ratings

## Absolute Maximum Ratings 1)

 $T_{\rm i}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                  | Symbol         | Limit Values |                  | Unit     | Conditions          |
|---------|--------------------------------------------|----------------|--------------|------------------|----------|---------------------|
|         |                                            |                | Min.         | Max.             |          |                     |
| Voltage | s                                          | <del>'</del>   | *            | *                |          |                     |
| 4.1.1   | Supply voltage                             | $V_{S}$        | -0.3         | 30               | V        | _                   |
| 4.1.2   | Supply voltage during active clamping      | $V_{S(pulse)}$ | -0.3         | 45 <sup>2)</sup> | V        | _                   |
| 4.1.3   | Drain voltage                              | V <sub>D</sub> | -0.3         | 40 <sup>3)</sup> | V        | _                   |
| 4.1.4   | Drain voltage for short circuit protection | $V_{D(SC)}$    | 0            | 30               | V        | 4)                  |
| 4.1.5   | Logic input voltage                        | $V_{IN}$       | -0.3         | 5.5              | V        | _                   |
| 4.1.6   | Slew Rate Preset maximum voltages          | $V_{SRP}$      | -0.3         | 5.5              | V        | 5)                  |
| Energi  | es                                         | -              |              |                  | <u> </u> |                     |
| 4.1.7   | Unclamped single pulse inductive           | $E_{AS}$       | 0            | 0.3              | J        | $I_{\rm D}$ = 22 A; |
|         | energy                                     |                |              |                  |          | $V_{\rm bb}$ = 30 V |
| Temper  | atures                                     |                |              |                  |          |                     |
| 4.1.8   | Junction Temperature                       | $T_{j}$        | -40          | 150              | °C       | _                   |
| 4.1.9   | Storage Temperature                        | $T_{stg}$      | -55          | 150              | °C       | _                   |
| ESD Su  | sceptibility                               |                |              |                  |          |                     |
| 4.1.10  | ESD Resistivity                            | $V_{ESD}$      |              |                  | kV       | HBM <sup>6)</sup>   |
|         | on input pins (IN,SRP,VS)                  | IN             | -4           | 4                |          |                     |
|         | on Drain and GND pins                      | OUT            | -8           | 8                |          |                     |

<sup>1)</sup> Not subject to production test, specified by design.

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

Datasheet 7 Rev. 1.0, 2009-05-05

<sup>2)</sup> Not for DC operation, only for short pulse (i.e. loaddump) for a total of 100 h in full device life.

<sup>3)</sup> Active clamped.

<sup>4)</sup> The Device can not be switched on if  $V_{\rm D}$  >  $V_{\rm D(SC)}$ 

<sup>5)</sup> SRP Pin is driven by an internal current source, so active driving from outside is not required, it may affect lifetime and could cause parameter shifts outside the range given in datasheet

<sup>6)</sup> ESD susceptibility, HBM according to EIA/JESD 22-A114B, section4



**General Product Characteristics** 

# 4.2 Functional Range

| Pos.  | Parameter            | Symbol  | Limit Values |      | Limit Values Unit |   | Unit | Conditions |
|-------|----------------------|---------|--------------|------|-------------------|---|------|------------|
|       |                      |         | Min.         | Max. |                   |   |      |            |
| 4.2.1 | Supply Voltage       | $V_{S}$ | 5.5          | 30   | V                 | _ |      |            |
| 4.2.2 | Supply current in on | $I_{S}$ | _            | 3    | mA                | _ |      |            |

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### 4.3 Thermal Resistance

| Pos.  | Parameter                         | Symbol     |      | Limit Values |      | Limit Values Unit |                                    | Conditions |
|-------|-----------------------------------|------------|------|--------------|------|-------------------|------------------------------------|------------|
|       |                                   |            | Min. | Тур.         | Max. |                   |                                    |            |
| 4.3.1 | Junction to Case <sup>1)</sup>    | $R_{thjC}$ | _    | 0.9          | 1.1  | K/W               | _                                  |            |
| 4.3.2 | Junction to ambient <sup>1)</sup> | $R_{thiA}$ | _    | 80           | _    | K/W               | @min. footprint                    |            |
|       |                                   |            | _    | 45           | _    | K/W               | @ 6 cm² cooling area, see Figure 4 |            |

<sup>1)</sup> Not subject to production test, specified by design

Datasheet 8 Rev. 1.0, 2009-05-05



**General Product Characteristics** 



Figure 4 Typical transient thermal impedance  $Z_{thJA} = f(t_p)$ , Pulse D = tp/T,  $T_a = 25$  °C Device on 50 mm  $\times$  50 mm  $\times$  1.5 mm epoxy PCB FR4 with 6 cm² (one layer, 70  $\mu$ m thick) copper area for drain connection. PCB mounted vertical without blown air.

Datasheet 9 Rev. 1.0, 2009-05-05



**Supply and Input Stage** 

# 5 Supply and Input Stage

### 5.1 Supply Circuit

The Supply pin  $V_{\rm S}$  is protected against ESD pulses as shown in Figure 5.

Due to an internal voltage regulator the device can be supplied from a reverse polarity protected battery line.



Figure 5 Supply Circuit

### 5.1.1 Under Voltage Lock Out / Power On Reset

In order to ensure a stable device behavior under all allowed conditions the Supply voltage  $V_{\rm S}$  is monitored by the under voltage lock out circuit. All device functions are only given for supply voltages above under voltage lockout. There is no failure feedback for  $V_{\rm S}$  <  $V_{\rm SUVON}$ .



Figure 6 Under Voltage Lock Out

### 5.2 Input Circuit

**Figure 7** shows the input circuit of the BTS 3256D. It's ensured that the device switches off in case of open input pin. A Zener structure protects the input circuit against ESD pulses. As the BTS 3256D has a supply pin, the operation of the power MOS can be maintained regardless of the voltage on the IN pin, therefore a digital status feedback down to logic low is realized. For readout of the fault information, please refer to Diagnosis "**Readout of Fault Information**" on Page 20.

Datasheet 10 Rev. 1.0, 2009-05-05



**Supply and Input Stage** 



Figure 7 Input Circuit

Datasheet 11 Rev. 1.0, 2009-05-05



**Supply and Input Stage** 

# 5.3 Electrical Characteristics - Supply and Input Stages

 $V_{\rm S}$  = 5.5 V to 30 V,  $T_{\rm j}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                        | Symbol                                       | ı    | Limit Values |      |    | Limit Values Unit                           |  | Conditions |
|---------|----------------------------------|----------------------------------------------|------|--------------|------|----|---------------------------------------------|--|------------|
|         |                                  |                                              | Min. | Тур.         | Max. |    |                                             |  |            |
| Under \ | Voltage Lockout                  |                                              | - 1  | <u> </u>     |      |    |                                             |  |            |
| 5.3.1   | UV-switch-on voltage             | $V_{\sf SUVON}$                              | _    | _            | 5.6  | V  | _                                           |  |            |
| 5.3.2   | UV-switch-off voltage            | $V_{\sf SUVOFF}$                             | 4.0  | _            | 5.5  | V  | _                                           |  |            |
| 5.3.3   | UV-switch-off hysteresis         | $V_{SUVHY}$                                  | _    | 0.2          | _    | V  | V <sub>SUVON</sub> - V <sub>SUVOFF</sub>    |  |            |
| Digital | Input / Fault Feedback           | <u>,                                    </u> | •    |              |      |    |                                             |  |            |
| 5.3.4   | Low level voltage                | $V_{INL}$                                    | -0.3 | _            | 0.8  | V  | _                                           |  |            |
| 5.3.5   | High level voltage               | $V_{INH}$                                    | 2.0  | _            | 5.5  | V  | _                                           |  |            |
| 5.3.6   | Input pull down current          | $I_{IN}$                                     | 20   | 50           | 100  | μΑ | $V_{\rm IN}$ = 5.3 V;<br>no fault condition |  |            |
| 5.3.7   | Input pull down current in Fault | I <sub>IN-Fault</sub>                        | 1    | 2            | 3    | mA | $V_{\rm IN}$ = 5.3 V; all fault conditions  |  |            |

Datasheet 12 Rev. 1.0, 2009-05-05



# 6 Power Stage

The power stage is built by a N-channel vertical power MOSFET (DMOS).

### 6.1 Output On-state Resistance

The on-state resistance depends on the junction temperature  $T_{\rm J}$ . Figure 8 shows this dependence for the typical on-state resistance  $R_{\rm DS(on)}$ .



Figure 8 Typical On-State Resistance  $R_{DSon} = f(T_J)$ ,  $V_S = 10 \text{ V}$ ,  $V_{IN} = \text{high}$ 



Figure 9 Typical On-State Resistance  $R_{DSon} = f(V_S)$ ,  $V_{IN} = high$ ,  $T_{ambient} = 25 °C$ 

Datasheet 13 Rev. 1.0, 2009-05-05



## 6.2 Output Timings and Slopes

A high signal on the input pin causes the power MOSFET to switch on with a dedicated slope which is optimized for low EMC emission. **Figure 10** shows the timing definition.



Figure 10 Definition of Power Output Timing for Resistive Load

In order to minimize the emission during switching, the BTS 3256D limits the slopes during turn on and off at slow slew rate settings. For best performance of the edge shaping, the supply pin  $V_S$  should be connected to battery voltage. For supply voltages other than nominal battery, the edge shaping can differ from the Values in the electrical characteristics table below.

## 6.3 Inductive Output Clamp

When switching off inductive loads with low-side switches, the Drain Source voltage  $V_D$  rises above battery potential, because the inductance intends to continue driving the current.

The BTS 3256D is equipped with a voltage clamp mechanism that keeps the Drain-Source voltage  $V_{\rm D}$  at a certain level. See **Figure 11** for more details.



Figure 11 Output Clamp

Datasheet 14 Rev. 1.0, 2009-05-05





Figure 12 Switching off an inductive Load

While demagnetization of inductive loads, energy has to be dissipated in the BTS 3256D. This energy can be calculated with following equation:

$$E = V_{\mathsf{D}(\mathsf{AZ})} \cdot \left[ \frac{V_{\mathsf{bb}} - V_{\mathsf{D}(\mathsf{AZ})}}{R_{\mathsf{L}}} \cdot \mathsf{In} \bigg( 1 - \frac{R_{\mathsf{L}} \cdot I_{\mathsf{L}}}{V_{\mathsf{bb}} - V_{\mathsf{D}(\mathsf{AZ})}} \bigg) + I_{\mathsf{L}} \right] \cdot \frac{L}{R_{\mathsf{L}}}$$

Following equation simplifies under assumption of  $R_L = 0$ 

$$E = \frac{1}{2}LI_{L}^{2} \cdot \left(1 - \frac{V_{bb}}{V_{bb} - V_{D(AZ)}}\right)$$

Figure 13 shows the inductance / current combination the BTS 3256D can handle.

For maximum single avalanche energy please also refer to E<sub>AS</sub> value in "Energies" on Page 7.

Datasheet 15 Rev. 1.0, 2009-05-05





Figure 13 Maximum allowed inductance values for single switch off (EAS) L=f (I<sub>L</sub>), T<sub>j,start</sub>= 150 °C, V<sub>bb</sub>=30V, R<sub>L</sub>= 0  $\Omega$ 



# 6.4 Electrical Characteristics - Power Stage

 $V_{\rm S}$  = 5.5 V to 30 V,  $T_{\rm j}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                          | Symbol                 | I    | Limit Val | ues  | Unit             | Conditions                                                                                                                              |
|--------|------------------------------------|------------------------|------|-----------|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
|        |                                    |                        | Min. | Тур.      | Max. |                  |                                                                                                                                         |
| Power  | Supply                             | ·                      |      |           |      | ·                |                                                                                                                                         |
| 6.4.1  | On-state resistance                | R <sub>DS(on)</sub>    | _    | 10        | _    | mΩ               | $T_{\rm J}$ = 25 °C;<br>$I_{\rm D}$ = 20 A;<br>$V_{\rm IN}$ = high<br>$V_{\rm S}$ = 10 V                                                |
|        |                                    |                        | -    | 16        | 20   | mΩ               | $T_{\rm J}$ = 150 °C;<br>$I_{\rm D}$ = 20 A;<br>$V_{\rm IN}$ = high<br>$V_{\rm S}$ = 10 V                                               |
| 6.4.2  | Nominal load current <sup>1)</sup> | $I_{D(nom)}$           | 7.5  | 8.7       | _    | Α                | $T_{\rm J}$ < 150 °C;<br>$T_{\rm A}$ 85 °C SMD <sup>2)</sup> ;<br>$V_{\rm IN}$ = high;<br>$V_{\rm S} \ge 10$ V;<br>$V_{\rm DS}$ = 0.5 V |
| 6.4.3  | ISO load current <sup>1)</sup>     | $I_{D(ISO)}$           | 31   | 33        | -    | A                | $T_{\rm J}$ < 150 °C;<br>$T_{\rm C}$ = 85 °C;<br>$V_{\rm IN}$ = high<br>$V_{\rm S} \ge$ 10 V;<br>$V_{\rm DS}$ = 0.5 V;                  |
| 6.4.4  | Off state drain current            | $I_{DSS}$              | _    | 6         | 12   | μΑ               | $V_{\rm D}$ = 32 V;<br>$V_{\rm IN}$ = low                                                                                               |
| 6.4.5  |                                    |                        | _    | 1         | 2    | μA <sup>1)</sup> | $T_{\rm J}$ = 85 °C;<br>$V_{\rm D}$ = 13.5 V;<br>$V_{\rm IN}$ = low                                                                     |
| Dynar  | nic Characteristics                |                        |      |           |      |                  |                                                                                                                                         |
| 6.4.6  | power up settling time             | t <sub>init</sub>      | _    | 10        | 25   | μs               | Vs > 6V<br>first rising edge of<br>IN pin.                                                                                              |
| Timing | gs with fastest slew rate s        | etting                 |      |           |      |                  |                                                                                                                                         |
| 6.4.7  | Turn-on delay                      | $t_{ m ond\_fast}$     | _    | 4         | 10   | μs               | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = OPEN;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V;<br>see Figure 10                          |
| 6.4.8  | Turn-on time                       | t <sub>on_fast</sub>   | -    | 11        | 22   | μs               | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = OPEN;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V<br>see Figure 10                           |
| 6.4.9  | Turn-off delay                     | t <sub>offd_fast</sub> | 4    | 10        | 15   | μs               | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = OPEN;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V;<br>see Figure 10                          |

Datasheet 17 Rev. 1.0, 2009-05-05



 $V_{\rm S}$  = 5.5 V to 30 V,  $T_{\rm j}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                     | Symbol                                                  | Limit Values |      |      | Unit | Conditions                                                                                                            |
|--------|-------------------------------|---------------------------------------------------------|--------------|------|------|------|-----------------------------------------------------------------------------------------------------------------------|
|        |                               |                                                         | Min.         | Тур. | Max. |      |                                                                                                                       |
| 6.4.10 | Turn-off time                 | t <sub>off_fast</sub>                                   | 9            | 16   | 24   | μs   | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = OPEN;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V;<br>see <b>Figure 10</b> |
| 6.4.11 | Slew rate on                  | $-dV_D/dt_{ m on\_fast}$                                | 1.2          | 2.2  | 3.8  | V/µs | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = OPEN;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V;<br>see Figure 10        |
| 6.4.12 | Slew rate off                 | $\mathrm{d}V_\mathrm{D}/\mathrm{d}t_\mathrm{off\_fast}$ | 1.2          | 2.2  | 3.8  | V/μs | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = OPEN;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V;<br>see <b>Figure 10</b> |
| 6.4.13 | Slew rate during edge shaping | dV/dt  <sub>shaping_fast</sub>                          | _            | 0.66 | _    | V/μs | $^{1)}R_{L} = 2.2 \Omega$<br>$R_{SRP} = OPEN;$<br>$V_{bb} = V_{S} = 13.5 V;$<br>see Figure 10                         |
| Timing | s with slowest slew rate      | setting                                                 |              | ·    |      | •    |                                                                                                                       |
| 6.4.14 | Turn-on delay                 | tond_slow                                               | _            | 22   | 60   | μs   | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = GND;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V<br>see Figure 10          |
| 6.4.15 | Turn-on time                  | t <sub>on_slow</sub>                                    | _            | 85   | 200  | μs   | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = GND;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V<br>see Figure 10          |
| 6.4.16 | Turn-off delay                | toffd_slow                                              | _            | 75   | 110  | μs   | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = GND;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V<br>see Figure 10          |
| 6.4.17 | Turn-off time                 | t <sub>off_slow</sub>                                   | 40           | 150  | 220  | μs   | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = GND;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V<br>see Figure 10          |



 $V_{\rm S}$  = 5.5 V to 30 V,  $T_{\rm i}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                     | Symbol                         | Limit Values |       |      | Unit | Conditions                                                                                                   |
|--------|-------------------------------|--------------------------------|--------------|-------|------|------|--------------------------------------------------------------------------------------------------------------|
|        |                               |                                | Min.         | Тур.  | Max. |      |                                                                                                              |
| 6.4.18 | Slew rate on                  | $-dV_D/dt_{ m on\_slow}$       | 0.08         | 0.2   | 0.6  | V/µs | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = GND;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V<br>see Figure 10 |
| 6.4.19 | Slew rate off                 | $dV_D/dt_{off\_slow}$          | 0.08         | 0.2   | 0.6  | V/µs | $R_{\rm L}$ = 2.2 $\Omega$ ;<br>$R_{\rm SRP}$ = GND;<br>$V_{\rm bb}$ = $V_{\rm S}$ = 13.5 V<br>see Figure 10 |
| 6.4.20 | Slew rate during edge shaping | dV/dt  <sub>shaping_slow</sub> | -            | 0.088 | -    | V/µs | <sup>1)</sup> $R_{L}$ = 2.2 Ω;<br>$R_{SRP}$ = GND;<br>$V_{bb}$ = $V_{S}$ = 13.5 V<br>see Figure 10           |
| Invers | e Diode                       |                                |              |       |      |      | <u>'</u>                                                                                                     |
| 6.4.21 | Inverse Diode forward voltage | $V_{D}$                        | -0.3         | -1.0  | -1.5 | V    | $I_{\rm D}$ = -12 A;<br>$V_{\rm S}$ = 0 V;<br>$V_{\rm IN}$ = 0.0 V                                           |

<sup>1)</sup> Not subject to production test, specified by Design.

Datasheet 19 Rev. 1.0, 2009-05-05

<sup>2)</sup> Device mounted according to EIA/JESD 52\_2, FR4,  $50\times50\times1.5$  mm;  $35\mu$  Cu,  $5\mu$  Sn; 6 cm² . PCB mounted without blown air



**Control and Diagnosis** 

# 7 Control and Diagnosis

The BTS3256D provides digital fault feedback on the IN pin without the need of an ADC. Additionally the device features an adjustable slew rate via the SRP pin.

#### 7.1 Readout of Fault Information

The BTS 3256D provides digital status information via an increased current on the IN / Fault pin.

The voltage on this pin is pulled down to logic low when a fitting serial resistor is used. An example for the required circuitry is shown in **Figure 14**. The increased current  $I_{\text{IN}(\text{fault})}$  is one order of magnitude above the normal operation current  $I_{\text{IN}}$ .

A 3k3 for a 3.3V µC or 5k6 for a 5V µC is recommended.

For detailed calculation please refer to "Dimensioning of serial Resistor at IN pin" on Page 26.



Figure 14 Readout of feedback information and XOR logic in micro

# 7.2 Adjustable Slew Rate

In order to optimize electromagnitic emission, the switching speed of the MOSFET can be adjusted by connecting an external resistor between SRP pin and GND. This allows for balancing between electromagnetic emissions and power dissipation.  $R_{SRP-min}$  represents the minimum slew rate  $Slew\ rate_{min}$  and  $R_{SRP-max}$  represents the maximum slew rate  $Slew\ rate_{max}$ .

A short to GND causes the minimum slew rate Slew rate<sub>min</sub>

Open pin condition causes the maximum Slew rate Slew rate<sub>max</sub>.

Figure 15 shows the relation between the resistor value and the slew rate of BTS 3256D.

Datasheet 20 Rev. 1.0, 2009-05-05



**Control and Diagnosis** 

# 7.3 Electrical Characteristics - Diagnostic

 $V_{\rm S}$  = 5.5 V to 30 V,  $T_{\rm j}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.  | Parameter                | Symbol                      |      | Limit Values |      | Unit | Conditions                                                         |
|-------|--------------------------|-----------------------------|------|--------------|------|------|--------------------------------------------------------------------|
|       |                          |                             | Min. | Тур.         | Max. |      |                                                                    |
| Slew  | rate control             |                             |      |              |      |      | •                                                                  |
| 7.3.1 | Slew rate <sub>min</sub> | Slew<br>rate <sub>min</sub> | 0.08 | 0.2          | 0.6  | V/µs | $R_{SRP} = 0 \text{ Ohm}$<br>$V_S = 13.5 \text{ V};$<br>ohmic load |
| 7.3.2 | Slew rate <sub>15k</sub> | Slew<br>rate <sub>15k</sub> | 0.2  | 0.6          | -    | V/µs | $R_{SRP}$ = 15 kOhm $V_{S}$ = 13.5 V; ohmic load                   |
| 7.3.3 | Slew rate <sub>30k</sub> | Slew<br>rate <sub>30k</sub> | 0.7  | 1.45         | -    | V/µs | $R_{SRP}$ = 30 kOhm $V_{S}$ = 13.5 V; ohmic load                   |
| 7.3.4 | Slew rate <sub>max</sub> | Slew<br>rate <sub>max</sub> | 1.2  | 2.2          | 3.8  | V/µs | SRP pin open $V_{\rm S}$ = 13.5 V; ohmic load                      |



Figure 15 Typical relation between slew rate and resistor values used on  $R_{SRP}$  ( $V_{bat}$ =13.5V)

Datasheet 21 Rev. 1.0, 2009-05-05



### 8 Protection Functions

The device provides embedded protection functions against over temperature, over load and short circuit.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operation.

#### 8.1 Thermal Protection

The device is protected against over temperature resulting from overload and / or bad cooling conditions.

The BTS 3256D has a thermal restart function. When overheating occurs, the device switches off for the restart delay time  $t_{\rm restart}$ . After this time the device restarts if the temperature is below threshold and the IN has logic high level. The fault feedback is activated during over temperature situation. See **Figure 16** for the restart behavior.

The diagram naming refers to Figure 14.



Figure 16 Status Feedback via Input Current at Over temperature

#### 8.2 Over Voltage Protection

The BTS 3256D is equipped with a voltage clamp mechanism that keeps the Drain-Source voltage  $V_D$  at a certain level. This stage is also used for inductive clamping.

See "Inductive Output Clamp" on Page 14 for details.

Datasheet 22 Rev. 1.0, 2009-05-05



#### 8.3 Short Circuit Protection

The condition short circuit is an overload condition of the device.

In a short circuit condition, the resulting *dl / dt* is a function of the short circuit resistance. The BTS3256D incorporates 2 shut down strategies for maximum robustness in the presence of short circuits:

- immediate shut down in the case of low ohmic shorts by power detection exceeding  $P_{\sf max}$
- over temperature shut down in the case of an overload condition

The additional feature of this device is a limitation of the load current to  $I_{lim}$  for a maximum time of  $t_{lim}$ .

If the condition is normalized in a shorter time than  $t_{lim}$ , the device stays on, if not the device switch off for  $t_{restart}$  and tries to restart in case the IN pin is still high.

From first switch off the fault feedback will be activated during  $t_{restart}$  and continues until the IN pin goes low or normal condition is reached.

Figure 18 shows the behavior mentioned above. In this example first a shorted load occurs which causes the device to limit the current. The device stays on, because the load current returns to normal condition before  $t_{\text{restart}}$ . In the second switch on, the short circuit is permanent and the device switches OFF after maximum limiting time, stays OFF for the blanking time regardless of the input pin condition and then stays OFF according to the IN pin low condition.

The definitions of voltages and currents are in respect to Figure 14. The behavior of  $V_{\rm DI}$  also depends on  $R_{\rm IN}$ .



Figure 17 Typical Power limitation behavior  $I_{DS} / V_{DS}$ 

Datasheet 23 Rev. 1.0, 2009-05-05





Figure 18 Short Circuit during On State, Typical Behavior for Ohmic Loads

The case when the device switches on into an existing short circuit - Short circuit type 1- is shown in **Figure 17**. The test setup for short circuit characterization is shown in **Figure 19**. The BTS 3256D is a low side switch. Therefore it can be assumed that the micro controller and device GND connection have a low impedance. All impedance in the short circuit path is merged in the short circuit resistance  $R_{\rm SC}$  and short circuit inductance  $L_{\rm SC}$ .



Figure 19 Test Setup for Short Circuit Characterization Test

Datasheet 24 Rev. 1.0, 2009-05-05



### 8.4 Electrical Characteristics - Protection

 $V_{\rm S}$  = 5.5 V to 30 V,  $T_{\rm j}$  = -40 °C to +150 °C

All voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                        | Symbol              | Limit Values |                   |      | Unit     | Conditions                                                           |
|--------|--------------------------------------------------|---------------------|--------------|-------------------|------|----------|----------------------------------------------------------------------|
|        |                                                  |                     | Min.         | Тур.              | Max. |          |                                                                      |
| Therm  | al Protection                                    | -                   | - 1          | -                 |      | <u> </u> |                                                                      |
| 8.4.1  | Thermal shut down junction temperature           | $T_{JSD}$           | 150          | 175 <sup>1)</sup> | _    | °C       | _                                                                    |
| 8.4.2  | Thermal hysteresis                               | $\Delta T_{JSD}$    | _            | 10                | _    | K        | 1)                                                                   |
| Over \ | /oltage Protection                               |                     |              |                   |      |          |                                                                      |
| 8.4.3  | Drain source clamp voltage                       | $V_{D(AZ)}$         | 40           | 44                | -    | V        | $I_{\rm D}$ = 10 mA;<br>$V_{\rm S}$ = 0.0 V;<br>$V_{\rm IN}$ = 0.0 V |
|        |                                                  |                     | _            | 45                | 49   | V        | $I_{\rm D}$ = 8 A;<br>$V_{\rm S}$ = 0.0 V;<br>$V_{\rm IN}$ = 0.0 V   |
| Short  | Circuit Protection                               |                     | •            |                   |      |          |                                                                      |
| 8.4.4  | current limitation level                         | I <sub>D(lim)</sub> | 42           | 55                | 72   | Α        | ohmic load                                                           |
| 8.4.5  | max. power switch OFF threshold                  | $P_{max}$           | 300          | 400               | 650  | W        | _                                                                    |
| 8.4.6  | max. time for current limitation before shut OFF | t <sub>lim</sub>    | 3.5          | 5                 | 6.5  | ms       | resistive load                                                       |
| 8.4.7  | restart delay time                               | $t_{\rm restart}$   | 50           | 70                | 100  | ms       | _                                                                    |

<sup>1)</sup> Not subject to production test, specified by design.

Datasheet 25 Rev. 1.0, 2009-05-05

<sup>2)</sup> In case of inductive loads the device needs to increase the VDS voltage during current limitation. This can trigger the over Power protection switch off earlier as  $t_{lim}$ .



**Application Information** 

# 9 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

## 9.1 Dimensioning of serial Resistor at IN pin

In order to use the digital feedback function of the device, there must be a serial resistor used between the IN pin and the driver (micro controller).

To calculate this serial resistor on the input pin, three device conditions and of course the driver (micro controller) abilities need to be taken into account.

Figure 20 shows the circuit used for reading out the digital status.



Figure 20 Circuitry to readout fault information

Note: This is a very simplified example of an application circuit. The function must be verified in the real application.

Conditions to be meet by the circuitry:

During normal operation  $V_{\text{IN}}$  must be higher than  $V_{\text{INH,min}}$  to switch ON.

During fault condition the max. capability of the driver (micro controller) must not be exceeded and the logic low level at DI must be ensured by a voltage drop over the serial resistor  $R_{IN}$  while the device fault current is flowing.

#### **Conditions in formulas:**

- $\mu C_{
  m output\ current,min}$  >  $\mu C_{
  m HIGH,max}$  /  $R_{
  m IN}$  >  $I_{
  m INFault\_min}$  with  $\mu C_{
  m output\ current,min}$  referring to the  $\mu C$  maximum output current capability with  $\mu C_{
  m HIGH,max}$  referring to the maximal high output voltage of the  $\mu C$  driving stage This condition is valid during status feedback operation mode
- $V_{\text{IN}} = \mu C_{\text{HIGH,min}}$   $(R_{\text{IN}} * I_{\text{IN,max}}) > V_{\text{INH,min}}$  with  $\mu C_{\text{HIGH,min}}$  referring to the minimal high output voltage of the  $\mu C$  driving stage This condition is valid during normal operation mode

Datasheet 26 Rev. 1.0, 2009-05-05





**Application Information** 

•  $\mu C_{\text{HIGH,max}}$  -  $(R_{\text{IN}} \cdot I_{\text{IN-Fault,min}})$  <  $\mu C(DI)_{\text{L,max}}$  with  $\mu C(DI)_{\text{L,max}}$  referring to the maximum logic low voltage of the  $\mu C$  input stage The maximum current is either defined by the BTS 3256D or the  $\mu C$  driving stage This condition is valid during status feedback operation mode

Out of this conditions the minimum and maximum resistor values can be calculated. For a typical 5V micro controller with output current capability in the 3 mA range, a resistor range from 7.5 k $\Omega$  down to 4.5 k $\Omega$  can be used.

For a typical 3.3V micro controller a range from 4.6 k $\Omega$  to 2.5 k $\Omega$  is suitable.

## 9.2 Further Application Information

• For further information you may contact http://www.infineon.com/hitfet

Datasheet 27 Rev. 1.0, 2009-05-05



**Package Outlines** 

# 10 Package Outlines



Figure 21 PG-TO-252-5-11 (Plastic Green Thin Outline Package)

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).





**Revision History** 

# 11 Revision History

| Version  | Date       | Changes            |
|----------|------------|--------------------|
| Rev. 1.0 | 2009-05-05 | released Datasheet |
|          |            |                    |
|          |            |                    |

Datasheet 29 Rev. 1.0, 2009-05-05

#### Edition 2009-05-05

Published by Infineon Technologies AG 81726 Munich, Germany © Infineon Technologies AG 2009. All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.